# PIC16F688 Data Sheet 14-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # 14-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology # **High-Performance RISC CPU:** - Only 35 Instructions to Learn: - All single-cycle instructions except branches - · Operating Speed: - DC 20 MHz oscillator/clock input - DC 200 ns instruction cycle - Interrupt Capability - 8-level Deep Hardware Stack - · Direct, Indirect and Relative Addressing modes # **Special Microcontroller Features:** - Precision Internal Oscillator: - Factory calibrated to ±1% - Software selectable frequency range of 8 MHz to 125 kHz - Software tunable - Two-Speed Start-Up mode - Crystal fail detect for critical applications - Clock mode switching during operation for power savings - Power-Saving Sleep mode - Wide Operating Voltage Range (2.0V-5.5V) - Industrial and Extended Temperature Range - Power-on Reset (POR) - Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) with Software Control Option - Enhanced Low-Current Watchdog Timer (WDT) with on-chip oscillator (software selectable nominal 268 seconds with full prescaler) with software enable - Multiplexed Master Clear with Weak Pull-up or Input Only Pin - Programmable Code Protection - High-Endurance Flash/EEPROM Cell: - 100,000 write Flash endurance - 1,000,000 write EEPROM endurance - Flash/Data EEPROM retention: > 40 years # **Low-Power Features:** - · Standby Current: - 50 nA @ 2.0V, typical - · Operating Current: - 11 μA @ 32 kHz, 2.0V, typical - 220 μA @ 4 MHz, 2.0V, typical - Watchdog Timer Current: - 1 μA @ 2.0V, typical # **Peripheral Features:** - 12 I/O Pins with Individual Direction Control: - High-current source/sink for direct LED drive - Interrupt-on-change pin - Individually programmable weak pull-ups - Ultra Low-Power Wake-up - · Analog Comparator module with: - Two analog comparators - Programmable On-chip Voltage Reference (CVREF) module (% of VDD) - Comparator inputs and outputs externally accessible - A/D Converter: - 10-bit resolution and 8 channels - Timer0: 8-bit Timer/Counter with 8-bit Programmable Prescaler - Enhanced Timer1: - 16-bit timer/counter with prescaler - External Timer1 Gate (count enable) - Option to use OSC1 and OSC2 in LP mode as Timer1 oscillator if INTOSC mode selected - Enhanced USART Module: - Supports RS-485, RS-232, LIN 2.0/2.1 and J2602 - Auto-Baud Detect - Auto-wake-up on Start bit - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins | Device | Program<br>Memory | Data M | lemory | 1/0 | 10-bit A/D | Comporators | Timers | |-----------|-------------------|-----------------|-------------------|-----|------------|-------------|----------| | Device | Flash<br>(words) | SRAM<br>(bytes) | EEPROM<br>(bytes) | 20 | (ch) | Comparators | 8/16-bit | | PIC16F688 | 4096 | 256 256 | | 12 | 8 | 2 | 1/1 | # Pin Diagram (PDIP, SOIC, TSSOP) TABLE 1: PIC16F688 14-PIN SUMMARY (PDIP, SOIC, TSSOP) | I/O | Pin | Analog | Comparators | Timers | EUSART | Interrupt | Pull-up | Basic | |-----|-----|-----------|-------------|--------|--------|-----------|---------|--------------| | RA0 | 13 | AN0/ULPWU | C1IN+ | | _ | IOC | Υ | ICSPDAT | | RA1 | 12 | AN1 | C1IN- | _ | _ | IOC | Υ | VREF/ICSPCLK | | RA2 | 11 | AN2 | C1OUT | T0CKI | | IOC/INT | Υ | _ | | RA3 | 4 | _ | _ | | | IOC | Y(1) | MCLR/VPP | | RA4 | 3 | AN3 | _ | T1G | _ | IOC | Υ | OSC2/CLKOUT | | RA5 | 2 | _ | _ | T1CKI | _ | IOC | Υ | OSC1/CLKIN | | RC0 | 10 | AN4 | C2IN+ | _ | _ | _ | _ | _ | | RC1 | 9 | AN5 | C2IN- | _ | _ | _ | _ | _ | | RC2 | 8 | AN6 | _ | _ | _ | _ | _ | _ | | RC3 | 7 | AN7 | _ | _ | _ | _ | _ | _ | | RC4 | 6 | _ | C2OUT | _ | TX/CK | _ | _ | _ | | RC5 | 5 | | | | RX/DT | _ | | | | _ | 1 | _ | _ | _ | _ | _ | _ | VDD | | _ | 14 | _ | _ | _ | _ | _ | _ | Vss | Note 1: Pull-up activated only with external $\overline{\text{MCLR}}$ configuration. # Pin Diagram (QFN) TABLE 2: PIC16F688 16-PIN SUMMARY (QFN) | | | | | ( | , | | | | |-----|-----|-----------|-------------|--------|--------|-----------|---------|--------------| | I/O | Pin | Analog | Comparators | Timers | EUSART | Interrupt | Pull-up | Basic | | RA0 | 12 | AN0/ULPWU | C1IN+ | _ | _ | IOC | Υ | ICSPDAT | | RA1 | 11 | AN1 | C1IN- | 1 | _ | IOC | Y | VREF/ICSPCLK | | RA2 | 10 | AN2 | C1OUT | T0CKI | _ | IOC/INT | Υ | _ | | RA3 | 3 | _ | _ | _ | _ | IOC | Y(1) | MCLR/VPP | | RA4 | 2 | AN3 | _ | T1G | _ | IOC | Υ | OSC2/CLKOUT | | RA5 | 1 | _ | _ | T1CKI | _ | IOC | Υ | OSC1/CLKIN | | RC0 | 9 | AN4 | C2IN+ | 1 | _ | | - | _ | | RC1 | 8 | AN5 | C2IN- | | _ | | | _ | | RC2 | 7 | AN6 | _ | 1 | _ | | | _ | | RC3 | 6 | AN7 | _ | 1 | _ | | - | _ | | RC4 | 5 | _ | C2OUT | | TX/CK | 1 | _ | _ | | RC5 | 4 | _ | _ | | RX/DT | | | _ | | _ | 16 | | _ | 1 | _ | 1 | 1 | VDD | | _ | 13 | _ | _ | | _ | | | Vss | | _ | 14 | | | | _ | _ | | NC | | _ | 15 | _ | _ | _ | _ | _ | _ | NC | **Note 1:** Pull-up activated only with external MCLR configuration. #### **Table of Contents** | 1.0 | Device Overview | 5 | |--------|---------------------------------------------------------------|------| | 2.0 | Memory Organization | 7 | | 3.0 | Clock Sources | . 21 | | 4.0 | I/O Ports | . 33 | | 5.0 | Timer0 Module | | | 6.0 | Timer1 Module with Gate Control | . 49 | | 7.0 | Comparator Module | . 55 | | 8.0 | Analog-to-Digital Converter (A/D) Module | | | 9.0 | Data EEPROM and Flash Program Memory Control | . 77 | | 10.0 | Enhanced Universal Asynchronous Receiver Transmitter (EUSART) | . 83 | | 11.0 | Special Features of the CPU | 109 | | 12.0 | Instruction Set Summary | 129 | | 13.0 | Development Support | 139 | | 14.0 | Electrical Specifications | 143 | | 15.0 | DC and AC Characteristics Graphs and Tables | | | 16.0 | Packaging Information | 185 | | Appe | ndix A: Data Sheet Revision History | 193 | | Appe | ndix B: Migrating from other PIC® Devices | 193 | | Index | ( | 195 | | On-lii | ne Support | 199 | | Syste | ems Information and Upgrade Hot Line | 199 | | Read | er Response | 200 | | Produ | uct Identification System | 201 | # TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. # **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. # **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. #### 1.0 **DEVICE OVERVIEW** The PIC16F688 is covered by this data sheet. It is available in 14-pin PDIP, SOIC, TSSOP and QFN packages. Figure 1-1 shows a block diagram of the PIC16F688 device. Table 1-1 shows the pinout description. FIGURE 1-1: PIC16F688 BLOCK DIAGRAM **TABLE 1-1: PIC16F688 PINOUT DESCRIPTION** | Name | Function | Input<br>Type | Output<br>Type | Description | |--------------------------------|----------|---------------|----------------|---------------------------------------------------| | RA0/AN0/C1IN+/ICSPDAT/ULPWU | RA0 | TTL | CMOS | PORTA I/O w/prog pull-up and interrupt-on-change | | | AN0 | AN | _ | A/D Channel 0 input | | | C1IN+ | AN | _ | Comparator 1 input | | | ICSPDAT | TTL | CMOS | Serial Programming Data I/O | | | ULPWU | AN | _ | Ultra Low-Power Wake-up input | | RA1/AN1/C1IN-/VREF/ICSPCLK | RA1 | TTL | CMOS | PORTA I/O w/prog pull-up and interrupt-on-change | | | AN1 | AN | _ | A/D Channel 1 input | | | C1IN- | AN | _ | Comparator 1 input | | | VREF | AN | _ | External Voltage Reference for A/D | | | ICSPCLK | ST | _ | Serial Programming Clock | | RA2/AN2/T0CKI/INT/C1OUT | RA2 | ST | CMOS | PORTA I/O w/prog pull-up and interrupt-on-change | | | AN2 | AN | _ | A/D Channel 2 input | | | T0CKI | ST | _ | Timer0 clock input | | | INT | ST | _ | External Interrupt | | | C1OUT | _ | CMOS | Comparator 1 output | | RA3/MCLR/VPP | RA3 | TTL | _ | PORTA input with interrupt-on-change | | | MCLR | ST | _ | Master Clear w/internal pull-up | | | VPP | HV | _ | Programming voltage | | RA4/AN3/T1G/OSC2/CLKOUT | RA4 | TTL | CMOS | PORTA I/O w/prog pull-up and interrupt-on-change | | | AN3 | AN | _ | A/D Channel 3 input | | | T1G | ST | _ | Timer1 gate | | | OSC2 | _ | XTAL | Crystal/Resonator | | | CLKOUT | _ | CMOS | Fosc/4 output | | RA5/T1CKI/OSC1/CLKIN | RA5 | TTL | CMOS | PORTA I/O w/prog pull-up and interrupt-on-change | | | T1CKI | ST | _ | Timer1 clock | | | OSC1 | XTAL | _ | Crystal/Resonator | | | CLKIN | ST | _ | External clock input/RC oscillator connection | | RC0/AN4/C2IN+ | RC0 | TTL | CMOS | PORTC I/O | | | AN4 | AN | _ | A/D Channel 4 input | | | C2IN+ | AN | | Comparator 2 input | | RC1/AN5/C2IN- | RC1 | TTL | CMOS | PORTC I/O | | | AN5 | AN | _ | A/D Channel 5 input | | | C2IN- | AN | | Comparator 2 input | | RC2/AN6 | RC2 | TTL | CMOS | PORTC I/O | | | AN6 | AN | _ | A/D Channel 6 input | | RC3/AN7 | RC3 | TTL | CMOS | PORTC I/O | | | AN7 | AN | _ | A/D Channel 7 input | | RC4/C2OUT/TX/CK | RC4 | TTL | CMOS | PORTC I/O | | | C2OUT | _ | CMOS | Comparator 2 output | | | TX | _ | CMOS | USART asynchronous output | | | СК | ST | CMOS | USART asynchronous clock | | RC5/RX/DT | RC5 | TTL | CMOS | Port C I/O | | | RX | ST | CMOS | USART asynchronous input | | | DT | ST | CMOS | USART asynchronous data | | Vss | Vss | Power | _ | Ground reference | | VDD | VDD | Power | _ | Positive supply | | Legend: AN - Analog input or o | l . | | | utible input or output OC - Open collector output | Legend: AN = Analog input or output CMOS = CMOS compatible input or output OC = Open collector output TTL = TTL compatible input HV = High Voltage ST = Schmitt Trigger input with CMOS levels XTAL = Crystal # 2.0 MEMORY ORGANIZATION # 2.1 Program Memory Organization The PIC16F688 has a 13-bit program counter capable of addressing a 4K x 14 program memory space. Only the first 4K x 14 (0000h-01FFF) for the PIC16F688 is physically implemented. Accessing a location above these boundaries will cause a wrap-around within the first 4K x 14 space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 2-1). FIGURE 2-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16F688 # 2.2 Data Memory Organization The data memory is partitioned into multiple banks, which contain the General Purpose Registers (GPR) and the Special Function Registers (SFR). Bits RP0 and RP1 are bank select bits. | <u>RP1</u> | <u>RP0</u> | | | |------------|------------|---------------|--------------------| | 0 | 0 | $\rightarrow$ | Bank 0 is selected | | 0 | 1 | $\rightarrow$ | Bank 1 is selected | | 1 | 0 | $\rightarrow$ | Bank 2 is selected | | 1 | 1 | $\rightarrow$ | Bank 3 is selected | Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are the General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank are mirrored in another bank for code reduction and quicker access. # 2.2.1 GENERAL PURPOSE REGISTER FILE The register file is organized as 256 x 8 in the PIC16F688. Each register is accessed, either directly or indirectly, through the File Select Register (FSR) (see Section 2.4 "Indirect Addressing, INDF and FSR Registers"). ### 2.2.2 SPECIAL FUNCTION REGISTERS The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (see Tables 2-1, 2-2, 2-3 and 2-4). These registers are static RAM. The special registers can be classified into two sets: core and peripheral. The Special Function Registers associated with the "core" are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature. FIGURE 2-2: PIC16F688 SPECIAL FUNCTION REGISTERS | TMR0 01h OP PCL 02h STATUS 03h FSR 04h PORTA 05h 06h PORTC 07h 08h 09h PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh T1CON 10h BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh E ADRESH 1Eh ADCON0 1Fh 20h | rect addr. (1) PTION_REG PCL STATUS FSR TRISA TRISC | 81h<br>82h<br>83h<br>84h<br>85h | Indirect addr. (1) TMR0 PCL STATUS FSR | Address<br>100h<br>101h<br>102h | OPTION_REG | Address<br>180h<br>181h | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------|----------------------------------------|---------------------------------|------------|-------------------------| | TMR0 | TION_REG PCL STATUS FSR TRISA TRISC | 81h<br>82h<br>83h<br>84h<br>85h | TMR0<br>PCL<br>STATUS | 101h<br>102h | OPTION_REG | | | PCL 02h STATUS 03h FSR 04h PORTA 05h 06h PORTC 07h 08h 09h PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh T1CON 10h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON1 1Ah 1Bh 1Ch 1Dh ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | PCL<br>STATUS<br>FSR<br>TRISA | 82h<br>83h<br>84h<br>85h | PCL<br>STATUS | 102h | | 181h | | STATUS | STATUS FSR TRISA TRISC | 83h<br>84h<br>85h | STATUS | | D.C. | | | FSR 04h PORTA 05h 06h PORTC 07h 08h 09h PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh T1CON 10h BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON1 1Ah 1Bh 1Ch E 1Dh E ADRESH 1Eh A ADCON0 1Fh 20h General Purpose Register | FSR<br>TRISA<br>TRISC | 84h<br>85h | | | PCL | 182h | | PORTA 05h 06h 06h PORTC 07h 08h 09h PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh T1CON 10h BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | TRISC | 85h | FSR | 103h | STATUS | 183h | | O6h | TRISC | 4 | | 104h | FSR | 184h | | PORTC 07h 08h 09h PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh T1CON 10h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON1 1Ah 1Bh 1Ch 1Dh ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | | 0.01 | PORTA | 105h | TRISA | 185h | | 08h 09h PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh CON BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | | 86h | | 106h | | 186h | | O9h | DOL ATL | 87h | PORTC | 107h | TRISC | 187h | | PCLATH 0Ah INTCON 0Bh PIR1 0Ch 0Dh TMR1L 0Eh TMR1H 0Fh T1CON 10h 0 BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON1 1Ah 1Bh 1Ch E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | DOL ATU | 88h | | 108h | | 188h | | INTCON | DOL ATL | 89h | | 109h | | 189h | | PIR1 0Ch 0Dh 0Dh TMR1L 0Eh TMR1H 0Fh C 10h BAUDCTL 11h SPBRGH 12h SPBRGG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | PCLATH | 8Ah | PCLATH | 10Ah | PCLATH | 18Ah | | ODh | INTCON | 8Bh | INTCON | 10Bh | INTCON | 18Bh | | TMR1L 0Eh TMR1H 0Fh 0 T1CON 10h 0 BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | PIE1 | 8Ch | | 10Ch | | 18Ch | | TMR1H 0Fh T1CON 10h 0 BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | | 8Dh | | 10Dh | | 18Dh | | T1CON 10h | PCON | 8Eh | | 10Eh | | 18Eh | | BAUDCTL 11h SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | OSCCON | 8Fh | | 10Fh | | 18Fh | | SPBRGH 12h SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh El ADRESH 1Eh ADCON0 1Fh 20h 20h | SCTUNE | 90h | | 110h | | 190h | | SPBRG 13h RCREG 14h TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | ANSEL | 91h | | 111h | | 191h | | RCREG | | 92h | | 112h | | 192h | | RCREG | | 93h | | 113h | | 193h | | TXREG 15h TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | | 94h | | 114h | | 194h | | TXSTA 16h RCSTA 17h WDTCON 18h CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | WPUA | 95h | | 115h | | 195h | | RCSTA 17h | IOCA | 96h | | 116h | | 196h | | WDTCON 18h E CMCON0 19h CMCON1 1Ah 1Bh 1Ch E 1Dh E ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | EEDATH | 97h | | 117h | | 197h | | CMCON0 19h CMCON1 1Ah 1Bh 1Ch 1Dh El ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | EEADRH | 98h | | 118h | | 198h | | CMCON1 1Ah 1Bh 1Ch 1Dh E 1Dh ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | VRCON | 99h | | 119h | | 199h | | 1Bh 1Ch 1Ch 1Dh E 1Dh ADRESH 1Eh ADCON0 1Fh 20h General Purpose Register | EEDAT | 9Ah | | 11Ah | | 19Ah | | ADRESH 1Eh ADCONO 1Fh 20h General Purpose Register | EEADR | 9Bh | | 11Bh | | 19Bh | | ADRESH 1Eh 7<br>ADCON0 1Fh 20h General Purpose Register | EECON1 | 9Ch | | 11Ch | | 19Ch | | ADRESH 1Eh 7<br>ADCON0 1Fh 20h 6<br>General Purpose Register 8 | ECON2 <sup>(1)</sup> | 9Dh | | 11Dh | | 19Dh | | ADCON0 1Fh 20h General Purpose Register | ADRESL | 9Eh | | 11Eh | | 19Eh | | General Purpose Register | ADCON1 | 9Fh | | 11Fh | | 19Fh | | General<br>Purpose<br>Register | | A0h | | 120h | | 1A0h | | General<br>Purpose<br>Register | | | | | | | | Purpose<br>Register | General | | General | | | | | Register | Purpose | | Purpose | | | | | | Register | | Register | | | | | | 80 Bytes | | 80 Bytes | | | | | 96 Bytes | | EFh | 00 27.00 | 16Fh | | 1EFh | | · | accesses | F0h | accesses | 170h | accesses | 1F0h | | 7Fh | Bank 0 | FFh | Bank 0 | 176h | Bank 0 | 1FFh | | Bank 0 | Bank 1 | 1 | Bank 2 | ] | Bank 3 | 1 | | | | | Dain 2 | | Daille 0 | | **TABLE 2-1:** PIC16F688 SPECIAL REGISTERS SUMMARY BANK 0 | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR/BOR | Page | |--------|---------|---------------|--------------------------------------------------------------------|----------------|----------------|------------------|---------------|---------------|--------------|------------------|----------| | Bank 0 | | | | | | | | | | | | | 00h | INDF | Addressing | g this location | n uses conte | ents of FSR to | o address da | ta memory ( | not a physica | al register) | xxxx xxxx | 20, 117 | | 01h | TMR0 | Timer0 Mo | dule's regis | ter | | | | | | xxxx xxxx | 45, 117 | | 02h | PCL | Program C | ounter's (P | C) Least Sigr | nificant Byte | | | | | 0000 0000 | 19, 117 | | 03h | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 13, 117 | | 04h | FSR | Indirect Da | ıta Memory | Address Poir | nter | | | | | xxxx xxxx | 20, 117 | | 05h | PORTA | _ | _ | RA0 | x0 x000 | 33, 117 | | | | | | | 06h | _ | Unimpleme | Unimplemented | | | | | | | | _ | | 07h | PORTC | _ | RC5 RC4 RC3 RC2 RC1 RC0 | | | | | | | | 42, 117 | | 08h | _ | Unimpleme | ented | | | | | | | _ | _ | | 09h | _ | Unimpleme | ented | | | | | | | _ | _ | | 0Ah | PCLATH | _ | _ | _ | Write Buffer | for upper 5 b | oits of Progr | am Counter | | 0 0000 | 19, 117 | | 0Bh | INTCON | GIE | GIE PEIE TOIE INTE RAIE TOIF INTF RAIF <sup>(2)</sup> | | | | | | | | 15, 117 | | 0Ch | PIR1 | EEIF | EEIF ADIF RCIF C2IF C1IF OSFIF TXIF TMR1IF | | | | | | | | 17, 117 | | 0Dh | _ | Unimpleme | Unimplemented | | | | | | | | _ | | 0Eh | TMR1L | Holding Re | Holding Register for the Least Significant Byte of the 16-bit TMR1 | | | | | | | | 48, 117 | | 0Fh | TMR1H | Holding Re | egister for th | e Most Signi | ficant Byte of | the 16-bit TI | MR1 | | | xxxx xxxx | 48, 117 | | 10h | T1CON | T1GINV | TMR1GE | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 0000 0000 | 51, 117 | | 11h | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | ı | WUE | ABDEN | 01-0 0-00 | 94, 117 | | 12h | SPBRGH | USART Ba | aud Rate Hi | gh Generator | • | | | | | 0000 0000 | 95, 117 | | 13h | SPBRG | USART Ba | aud Rate Ge | enerator | | | | | | 0000 0000 | 95, 117 | | 14h | RCREG | USART Re | eceive Regis | ster | | | | | | 0000 0000 | 87, 117 | | 15h | TXREG | USART Tra | ansmit Regi | ster | | | | | | 0000 0000 | 87, 117 | | 16h | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 92, 117 | | 17h | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 93, 117 | | 18h | WDTCON | _ | _ | _ | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | SWDTEN | 0 1000 | 124, 117 | | 19h | CMCON0 | C2OUT | C2OUT C1OUT C2INV C1INV CIS CM2 CM1 CM0 | | | | | | | | 61, 117 | | 1Ah | CMCON1 | _ | T1GSS C2SYN | | | | | | | | 62, 117 | | 1Bh | _ | Unimpleme | ented | _ | _ | | | | | | | | 1Ch | | Unimplemented | | | | | | | | _ | _ | | 1Dh | | Unimplemented | | | | | | | | _ | _ | | 1Eh | ADRESH | Most Signi | ficant 8 bits | of the left sh | ifted A/D resi | ult or 2 bits of | right shifted | d result | | xxxx xxxx | 72, 117 | | 1Fh | ADCON0 | ADFM | VCFG | _ | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | 00-0 0000 | 71, 117 | Legend: - = Unimplemented locations read as '0', u = unchanged, x = unknown, q = value depends on condition, shaded = unimplemented Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. MCLR and WDT Reset does not affect the previous value data latch. The RAIF bit will be cleared upon Reset but will set again if the 2: mismatched exists. TABLE 2-2: PIC16F688 SPECIAL FUNCTION REGISTERS SUMMARY BANK 1 | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR/BOR | Page | |--------|---------------------|-------------|---------------------------------------------------------|-----------------|------------------|-----------------|-----------------|---------------|--------------|------------------|---------| | Bank 1 | | | | | | | | | | | | | 80h | INDF | Addressin | g this location | on uses cont | ents of FSR | to address da | ata memory ( | not a physica | al register) | xxxx xxxx | 20, 117 | | 81h | OPTION_REG | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 14, 117 | | 82h | PCL | Program ( | Counter's (P | | 0000 0000 | 19, 117 | | | | | | | 83h | STATUS | IRP | RP1 | С | 0001 1xxx | 13, 117 | | | | | | | 84h | FSR | Indirect Da | ata Memory | Address Poi | nter | | | | | xxxx xxxx | 20, 117 | | 85h | TRISA | _ | _ | 11 1111 | 33, 117 | | | | | | | | 86h | _ | Unimplem | ented | | | | | | | _ | _ | | 87h | TRISC | İ | ı | 11 1111 | 42, 117 | | | | | | | | 88h | | Unimplem | ented | , | | | | | | _ | _ | | 89h | | Unimplem | ented | | | | | | | _ | _ | | 8Ah | PCLATH | ı | ı | I | Write Buffer | r for upper 5 | bits of Progra | am Counter | | 0 0000 | 19, 117 | | 8Bh | INTCON | GIE | GIE PEIE TOIE INTE RAIE TOIF INTF RAIF <sup>(3)</sup> 0 | | | | | | | | 15, 117 | | 8Ch | PIE1 | EEIE | EEIE ADIE RCIE C2IE C1IE OSFIE TXIE TMR1IE | | | | | | | | 16, 117 | | 8Dh | _ | Unimplem | Jnimplemented | | | | | | | | _ | | 8Eh | PCON | 1 | ULPWUE SBOREN POR BOR | | | | | | | | 18, 117 | | 8Fh | OSCCON | ı | IRCF2 | IRCF1 | IRCF0 | OSTS | HTS | LTS | SCS | -110 x000 | 22, 118 | | 90h | OSCTUNE | - | - | 1 | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | 0 0000 | 26, 118 | | 91h | ANSEL | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 34, 118 | | 92h | l | Unimplem | ented | | | | | | | _ | _ | | 93h | l | Unimplem | ented | | | | | | | _ | _ | | 94h | | Unimplem | ented | | | | | | | _ | _ | | 95h | WPUA <sup>(2)</sup> | - | - | WPUA5 | WPUA4 | _ | WPUA2 | WPUA1 | WPUA0 | 11 -111 | 35, 118 | | 96h | IOCA | _ | _ | IOCA5 | IOCA4 | IOCA3 | IOCA2 | IOCA1 | IOCA0 | 00 0000 | 35, 118 | | 97h | EEDATH | _ | _ | EEDATH5 | EEDATH4 | EEDATH3 | EEDATH2 | EEDATH1 | EEDATH0 | 00 0000 | 78, 118 | | 98h | EEADRH | _ | _ | _ | _ | EEADRH3 | EEADRH2 | EEADRH1 | EEADRH0 | 0000 | 78, 118 | | 99h | VRCON | VREN | ı | VR0 | 0-0- 0000 | 63, 118 | | | | | | | 9Ah | EEDAT | EEDAT7 | EEDAT6 | EEDAT0 | 0000 0000 | 78, 118 | | | | | | | 9Bh | EEADR | EEADR7 | EEADR6 | EEADR0 | 0000 0000 | 78, 118 | | | | | | | 9Ch | EECON1 | EEPGD | _ | RD | x x000 | 79, 118 | | | | | | | 9Dh | EECON2 | EEPROM | Control 2 R | | | 77, 118 | | | | | | | 9Eh | ADRESL | Least Sigr | nificant 2 bits | s of the left s | hifted result of | or 8 bits of th | e right shifted | d result | | xxxx xxxx | 72, 118 | | 9Fh | ADCON1 | _ | ADCS2 | ADCS1 | ADCS0 | _ | _ | _ | _ | -000 | 71, 118 | Legend: <sup>-</sup> = Unimplemented locations read as $\frac{6}{1}$ , $\frac{1}{2}$ = unchanged, $\frac{1}{2}$ = unknown, $\frac{1}{2}$ = value depends on condition, shaded = unimplemented Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. <sup>2:</sup> RA3 pull-up is enabled when pin is configured as MCLR in the Configuration Word register. <sup>3:</sup> MCLR and WDT Reset does not affect the previous value data latch. The RAIF bit will be cleared upon Reset but will set again if the mismatched exists. **TABLE 2-3:** PIC16F688 SPECIAL REGISTERS SUMMARY BANK 2 | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR/BOR | Page | |--------|--------|-------------|----------------|--------------|--------------|---------------|--------------|-------------|-------|---------------------|---------| | Bank 2 | | | | | | | | | | | | | 100h | INDF | Addressing | this location | al register) | xxxx xxxx | 20, 117 | | | | | | | 101h | TMR0 | Timer0 Mod | dule's registe | | xxxx xxxx | 45, 117 | | | | | | | 102h | PCL | Program C | ounter's (PC | ) Least Sigr | ificant Byte | | | | | 0000 0000 | 19, 117 | | 103h | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 13, 117 | | 104h | FSR | Indirect Da | ta Memory A | ddress Poir | iter | | | | | xxxx xxxx | 20, 117 | | 105h | PORTA | | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | x0 x000 | 33, 117 | | 106h | _ | Unimpleme | ented | | | | | | | _ | I | | 107h | PORTC | | _ | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xx 0000 | 42, 117 | | 108h | _ | Unimpleme | ented | | | | | | | _ | I | | 109h | _ | Unimpleme | ented | | | | | | | _ | I | | 10Ah | PCLATH | | _ | I | Write Buffe | r for upper 5 | bits of Prog | ram Counter | = | 0 0000 | 19, 117 | | 10Bh | INTCON | GIE | | | | | | | | | 15, 117 | | 10Ch | _ | Unimpleme | Jnimplemented | | | | | | | | I | | 10Dh | _ | Unimpleme | Jnimplemented | | | | | | | | I | | 10Eh | _ | Unimpleme | Jnimplemented | | | | | | | | I | | 10Fh | _ | Unimpleme | ented | | | | | | | _ | I | | 110h | _ | Unimpleme | ented | | | | | | | _ | I | | 111h | _ | Unimpleme | ented | | | | | | | _ | I | | 112h | _ | Unimpleme | ented | | | | | | | _ | I | | 113h | _ | Unimpleme | ented | | | | | | | _ | I | | 114h | _ | Unimpleme | ented | | | | | | | _ | I | | 115h | _ | Unimpleme | ented | | | | | | | _ | I | | 116h | _ | Unimpleme | ented | | | | | | | _ | I | | 117h | _ | Unimpleme | ented | | | | | | | _ | I | | 118h | _ | Unimpleme | Unimplemented | | | | | | | _ | I | | 119h | _ | Unimpleme | Unimplemented | | | | | | | | _ | | 11Ah | _ | Unimpleme | Jnimplemented | | | | | | | _ | I | | 11Bh | _ | Unimpleme | Jnimplemented | | | | | | | _ | | | 11Ch | _ | Unimpleme | Jnimplemented | | | | | | | | | | 11Dh | _ | Unimpleme | Unimplemented | | | | | | | | | | 11Eh | _ | Unimpleme | nimplemented | | | | | | | | | | 11Fh | _ | Unimpleme | ented | | | | | | | _ | _ | Legend: - = Unimplemented locations read as $\frac{6}{10}$ , $\frac{1}{10}$ = unchanged, $\frac{1}{10}$ = unknown, $\frac{1}{10}$ = value depends on condition, shaded = unimplemented Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. MCLR and WDT Reset does not affect the previous value data latch. The RAIF bit will be cleared upon Reset but will set again if the 2: mismatched exists. **TABLE 2-4:** PIC16F688 SPECIAL FUNCTION REGISTERS SUMMARY BANK 3 | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR/BOR | Page | |--------|------------|--------------|-------------------------------------------------------|-------------|---------------|---------------|--------------|--------------|--------------|------------------|---------| | Bank 3 | | | | | | | | | | | | | 180h | INDF | Addressing | this location | uses conte | nts of FSR to | address da | ata memory ( | not a physic | al register) | xxxx xxxx | 20, 117 | | 181h | OPTION_REG | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 14, 117 | | 182h | PCL | Program Co | ounter's (PC | | 0000 0000 | 19, 117 | | | | | | | 183h | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 13, 117 | | 184h | FSR | Indirect Dat | ta Memory A | ddress Poir | iter | | | | | xxxx xxxx | 20, 117 | | 185h | TRISA | _ | _ | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111 | 33, 117 | | 186h | _ | Unimpleme | nted | | | | | | | _ | _ | | 187h | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 42, 117 | | 188h | | Unimpleme | nted | | | | | | | _ | _ | | 189h | _ | Unimpleme | nted | | | | | | | _ | _ | | 18Ah | PCLATH | _ | _ | _ | Write Buffe | r for upper 5 | bits of Prog | ram Countei | | 0 0000 | 19, 117 | | 18Bh | INTCON | GIE | GIE PEIE TOIE INTE RAIE TOIF INTF RAIF <sup>(2)</sup> | | | | | | | | 15, 117 | | 18Ch | _ | Unimpleme | Inimplemented | | | | | | | | _ | | 18Dh | _ | Unimpleme | nimplemented | | | | | | | | _ | | 190h | _ | Unimpleme | nted | | | | | | | _ | _ | | 191h | _ | Unimpleme | nted | | | | | | | _ | _ | | 192h | _ | Unimpleme | nted | | | | | | | _ | _ | | 193h | _ | Unimpleme | nted | | | | | | | _ | _ | | 194h | _ | Unimpleme | nted | | | | | | | _ | _ | | 195h | _ | Unimpleme | nted | | | | | | | _ | _ | | 196h | _ | Unimpleme | nted | | | | | | | _ | _ | | 19Ah | _ | Unimpleme | nted | | | | | | | _ | _ | | 19Bh | _ | Unimpleme | nted | | | | | | | _ | _ | | 199h | _ | Unimpleme | nted | | | | | | | _ | _ | | 19Ah | _ | Unimpleme | nted | | | | | | | _ | _ | | 19Bh | _ | Unimpleme | nted | | | | | | | _ | _ | | 19Ch | _ | Unimpleme | nted | | | | | | | _ | _ | | 19Dh | _ | Unimpleme | nimplemented | | | | | | | | _ | | 19Eh | _ | Unimpleme | mplemented | | | | | | | | _ | | 19Fh | _ | Unimpleme | nted | | | | | | | | _ | Legend: $-= Unimplemented\ locations\ read\ as\ '0',\ \underline{u} = unchanged,\ \underline{x} = unknown,\ \underline{q} = value\ depends\ on\ condition,\ shaded = unimplemented\ on\ condition,\ shaded = unimplemented\ on\ condition,\ shaded = unimplemented\ on\ condition,\ shaded\ shad$ Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. MCLR and WDT Reset does not affect the previous value data latch. The RAIF bit will be cleared upon Reset but will set again if the mismatched exists. #### 2.2.2.1 STATUS Register The STATUS register, shown in Register 2-1, contains: - · the arithmetic status of the ALU - · the Reset status - the bank select bits for data memory (SRAM) The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as `000u uluu' (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits (see Section 12.0 "Instruction Set Summary"). Note 1: The <u>C and DC bits</u> operate as a Borrow and <u>Digit Borrow</u> out bit, respectively, in subtraction. ### **REGISTER 2-1: STATUS: STATUS REGISTER** | R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x | |-------|-------|-------|-----|-----|-------|-------------------|------------------| | IRP | RP1 | RP0 | TO | PD | Z | DC <sup>(1)</sup> | C <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|---------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, re | ead as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | | | bit 7 IRP: Register Bank Select bit (used for indirect addressing) 1 = Bank 2, 3 (100h-1FFh) 0 = Bank 0, 1 (00h-FFh) RP<1:0>: Register Bank Select bits (used for direct addressing) bit 6-5 00 = Bank 0 (00h-7Fh)01 = Bank 1 (80h-FFh) 10 = Bank 2 (100h-17Fh) 11 = Bank 3 (180h-1FFh) bit 4 TO: Time-out bit 1 = After power-up, CLRWDT instruction or SLEEP instruction 0 = A WDT time-out occurred PD: Power-down bit bit 3 1 = After power-up or by the CLRWDT instruction 0 = By execution of the SLEEP instruction bit 2 Z: Zero bit 1 = The result of an arithmetic or logic operation is zero 0 = The result of an arithmetic or logic operation is not zero DC: Digit Carry/Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)(1) bit 1 1 = A carry-out from the 4th low-order bit of the result occurred 0 = No carry-out from the 4th low-order bit of the result C: Carry/Borrow bit(1) (ADDWF, ADDLW, SUBLW, SUBWF instructions)(1) bit 0 1 = A carry-out from the Most Significant bit of the result occurred 0 = No carry-out from the Most Significant bit of the result occurred Note 1: For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register. # 2.2.2.2 OPTION Register The OPTION register is a readable and writable register, which contains various control bits to configure: - Timer0/WDT prescaler - External RA2/INT interrupt - Timer0 - · Weak pull-ups on PORTA Note: To achieve a 1:1 prescaler assignment for Timer0, assign the prescaler to the WDT by setting PSA bit of the OPTION register to '1'. See Section 5.1.3 "Software Programmable Prescaler". # REGISTER 2-2: OPTION\_REG: OPTION REGISTER | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit | , read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 RAPU: PORTA Pull-up Enable bit 1 = PORTA pull-ups are disabled 0 = PORTA pull-ups are enabled by individual PORT latch values bit 6 INTEDG: Interrupt Edge Select bit 1 = Interrupt on rising edge of RA2/INT pin 0 = Interrupt on falling edge of RA2/INT pin bit 5 TOCS: Timer0 Clock Source Select bit 1 = Transition on RA2/T0CKI pin 0 = Internal instruction cycle clock (Fosc/4) bit 4 **T0SE:** Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on RA2/T0CKI pin 0 = Increment on low-to-high transition on RA2/T0CKI pin bit 3 PSA: Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 **PS<2:0>:** Prescaler Rate Select bits | Bit Value | Timer0 Rate | WDT Rate | |-----------|-------------|----------| | 000 | 1:2 | 1:1 | | 001 | 1:4 | 1:2 | | 010 | 1:8 | 1:4 | | 011 | 1:16 | 1:8 | | 100 | 1:32 | 1:16 | | 101 | 1:64 | 1:32 | | 110 | 1:128 | 1:64 | | 111 | 1:256 | 1 : 128 | #### 2.2.2.3 **INTCON Register** Legend: R = Readable bit -n = Value at POR The INTCON register is a readable and writable register, which contains the various enable and flag bits for TMR0 register overflow, PORTA change and external RA2/INT pin interrupts. Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. x = Bit is unknown #### **REGISTER 2-3:** INTCON: INTERRUPT CONTROL REGISTER W = Writable bit '1' = Bit is set | R/W-0 R/W-x | |-------|-------|-------|-------|-------|-------|-------|-------| | GIE | PEIE | TOIE | INTE | RAIE | T0IF | INTF | RAIF | | bit 7 | | | | | | | bit 0 | Note: U = Unimplemented bit, read as '0' '0' = Bit is cleared | II = value at | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit 7 | GIE: Global Interrupt Enable bit 1 = Enables all unmasked interrupts 0 = Disables all interrupts | | bit 6 | PEIE: Peripheral Interrupt Enable bit 1 = Enables all unmasked peripheral interrupts 0 = Disables all peripheral interrupts | | bit 5 | <b>T0IE:</b> Timer0 Overflow Interrupt Enable bit 1 = Enables the Timer0 interrupt 0 = Disables the Timer0 interrupt | | bit 4 | INTE: RA2/INT External Interrupt Enable bit 1 = Enables the RA2/INT external interrupt 0 = Disables the RA2/INT external interrupt | | bit 3 | RAIE: PORTA Change Interrupt Enable bit <sup>(1)</sup> 1 = Enables the PORTA change interrupt 0 = Disables the PORTA change interrupt | | bit 2 | <b>T0IF:</b> Timer0 Overflow Interrupt Flag bit <sup>(2)</sup> 1 = Timer0 register has overflowed (must be cleared in software) 0 = Timer0 register did not overflow | | bit 1 | INTF: RA2/INT External Interrupt Flag bit 1 = The RA2/INT external interrupt occurred (must be cleared in software) 0 = The RA2/INT external interrupt did not occur | | bit 0 | <b>RAIF:</b> PORTA Change Interrupt Flag bit<br>1 = When at least one of the PORTA <5:0> pins changed state (must be cleared in software)<br>0 = None of the PORTA <5:0> pins have changed state | Note 1: IOCA register must also be enabled. T0IF bit is set when TMR0 rolls over. TMR0 is unchanged on Reset and should be initialized before clearing T0IF bit. # 2.2.2.4 PIE1 Register Legend: R = Readable bit The PIE1 register contains the interrupt enable bits, as shown in Register 2-4. **Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. x = Bit is unknown U = Unimplemented bit, read as '0' # REGISTER 2-4: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 W = Writable bit | R/W-0 |-------|-------|-------|-------|-------|-------|-------|--------| | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | | bit 7 | | | | • | | | bit 0 | | -n = Value at POR | | '1' = Bit is set | '0' = Bit is cleared | |-------------------|-----------------------|-------------------------------------------------------------|----------------------| | | | | | | bit 7 | <b>EEIE:</b> EE Write | e Complete Interrupt Enable | e bit | | | | e EE write complete interru | • | | | | ne EE write complete interru | • | | bit 6 | | nverter (ADC) Interrupt Ena | ble bit | | | | e ADC interrupt | | | h:4 F | | ne ADC interrupt | L:1 | | bit 5 | | T Receive Interrupt Enable | | | | | e EUSART receive interrup<br>ne EUSART receive interrup | | | bit 4 | C2IE: Compara | ator 2 Interrupt Enable bit | | | | | e Comparator C2 interrupt | | | | 0 = Disables th | ne Comparator C2 interrupt | | | bit 3 | • | ator 1 Interrupt Enable bit | | | | | e Comparator C1 interrupt | | | 1.11.0 | | ne Comparator C1 interrupt | | | bit 2 | | tor Fail Interrupt Enable bit | | | | | e oscillator fail interrupt<br>ne oscillator fail interrupt | | | bit 1 | TXIE: EUSAR | T Transmit Interrupt Enable | bit | | | 1 = Enables th | e EUSART transmit interrup | ot | | | 0 = Disables th | ne EUSART transmit interru | pt | | bit 0 | TMR1IE: Time | r1 Overflow Interrupt Enable | e bit | | | | e Timer1 overflow interrupt | | | | 0 = Disables th | ne Timer1 overflow interrupt | | # 2.2.2.5 PIR1 Register Legend: R = Readable bit The PIR1 register contains the interrupt flag bits, as shown in Register 2-5. Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE bit of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. ### REGISTER 2-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1 W = Writable bit | R/W-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R/W-0 | |-------|-------|------|-------|-------|-------|------|--------| | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | | bit 7 | | | | | | | bit 0 | Note: U = Unimplemented bit, read as '0' | -n = Value at F | POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | | |---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------|--|--|--|--| | | | | | | | | | | | bit 7 <b>EEIF</b> : EEPROM Write Operation Interrupt Flag bit | | | | | | | | | | | <ul><li>1 = The write operation completed (must be cleared in software)</li><li>0 = The write operation has not completed or has not been started</li></ul> | | | | | | | | | bit 6 | ADIF: A/D C | onverter Interrupt Flag | bit | | | | | | | | | | be cleared in software)<br>ed or has not been started | | | | | | | bit 5 | RCIF: EUSA | RT Receive Interrupt F | lag bit | | | | | | | | | SART receive buffer is f<br>SART receive buffer is r | full (cleared by reading RCREG<br>not full | ) | | | | | | bit 4 | C2IF: Compa | arator C2 Interrupt Flag | bit | | | | | | | | | ator output (C2OUT bit)<br>ator output (C2OUT bit) | has changed (must be cleared<br>has not changed | I in software) | | | | | | bit 3 | C1IF: Compa | arator C1 Interrupt Flag | bit | | | | | | | | | ator output (C1OUT bit)<br>ator output (C1OUT bit) | has changed (must be cleared<br>has not changed | I in software) | | | | | | bit 2 | OSFIF: Osci | lator Fail Interrupt Flag | bit | | | | | | | | • | oscillator failed, clock ir<br>clock operating | nput has changed to INTOSC (r | must be cleared in software) | | | | | | bit 1 | TXIF: EUSA | RT Transmit Interrupt F | lag bit | | | | | | | | | SART transmit buffer is SART transmit buffer is | empty (cleared by writing to TX full | (REG) | | | | | | bit 0 | TMR1IF: Tim | er1 Overflow Interrupt | Flag bit | | | | | | | | | R1 register overflowed (<br>R1 register did not over | (must be cleared in software)<br>flow | | | | | | # 2.2.2.6 PCON Register The Power Control (PCON) register (see Register 2-6) contains flag bits to differentiate between a: - Power-on Reset (POR) - Brown-out Reset (BOR) - Watchdog Timer Reset (WDT) - External MCLR Reset The PCON register also controls the <u>Ultra</u> Low-Power Wake-up and software enable of the BOR. # REGISTER 2-6: PCON: POWER CONTROL REGISTER | U-0 | U-0 | R/W-0 | R/W-1 | U-0 | U-0 | R/W-0 | R/W-x | |-------|-----|--------|-----------------------|-----|-----|-------|-------| | _ | _ | ULPWUE | SBOREN <sup>(1)</sup> | _ | _ | POR | BOR | | bit 7 | | | • | | | | bit 0 | | Legend: | | | | | |-------------------|------------------|------------------------------------|--------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | bit 7-6 | Unimplemented: Read as '0' | |---------|----------------------------| | | | bit 5 **ULPWUE:** Ultra Low-Power Wake-up Enable bit 1 = Ultra low-power wake-up enabled 0 = Ultra low-power wake-up disabled bit 4 SBOREN: Software BOR Enable bit<sup>(1)</sup> 1 = BOR enabled 0 = BOR disabled bit 3-2 Unimplemented: Read as '0' bit 1 POR: Power-on Reset Status bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) bit 0 BOR: Brown-out Reset Status bit 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs) **Note 1:** BOREN<1:0> = 01 in the Configuration Word register for this bit to control the $\overline{BOR}$ . ### 2.3 PCL and PCLATH The Program Counter (PC) is 13 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 2-3 shows the two situations for the loading of the PC. The upper example in Figure 2-3 shows how the PC is loaded on a write to PCL (PCLATH<4:0> $\rightarrow$ PCH). The lower example in Figure 2-3 shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3> $\rightarrow$ PCH). FIGURE 2-3: LOADING OF PC IN DIFFERENT SITUATIONS ## 2.3.1 COMPUTED GOTO A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When performing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to the Application Note AN556, "Implementing a Table Read" (DS00556). #### 2.3.2 STACK The PIC16F688 family has an 8-level x 13-bit wide hardware stack (see Figure 2-1). The stack space is not part of either program or data space and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation. The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on). - Note 1: There are no Status bits to indicate Stack Overflow or Stack Underflow conditions. - 2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address. # 2.4 Indirect Addressing, INDF and FSR Registers The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing. Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the File Select Register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no operation (although Status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit of the STATUS register, as shown in Figure 2-4. A simple program to clear RAM location 20h-2Fh using indirect addressing is shown in Example 2-1. # **EXAMPLE 2-1: INDIRECT ADDRESSING** | N | MOVLW | 0x20 | ;initialize pointer | |--------|-------|-------|----------------------| | N | MOVWF | FSR | ;to RAM | | NEXT C | CLRF | INDF | clear INDF register; | | ] | INCF | FSR | ;inc pointer | | E | BTFSS | FSR,4 | ;all done? | | | GOTO | NEXT | ;no clear next | | CONTI | NUE | | ;yes continue | | | | NEXT | | FIGURE 2-4: DIRECT/INDIRECT ADDRESSING PIC16F688 # 3.0 OSCILLATOR MODULE (WITH FAIL-SAFE CLOCK MONITOR) ## 3.1 Overview The oscillator module has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. Figure 3-1 illustrates a block diagram of the oscillator module. Clock sources can be configured from external oscillators, quartz crystal resonators, ceramic resonators and Resistor-Capacitor (RC) circuits. In addition, the system clock source can be configured from one of two internal oscillators, with a choice of speeds selectable via software. Additional clock features include: - Selectable system clock source between external or internal via software. - Two-Speed Start-Up mode, which minimizes latency between external oscillator start-up and code execution. - Fail-Safe Clock Monitor (FSCM) designed to detect a failure of the external clock source (LP, XT, HS, EC or RC modes) and switch automatically to the internal oscillator. The oscillator module can be configured in one of eight clock modes. - 1. EC External clock with I/O on OSC2/CLKOUT. - 2. LP 32 kHz Low-Power Crystal mode. - XT Medium Gain Crystal or Ceramic Resonator Oscillator mode. - HS High Gain Crystal or Ceramic Resonator mode. - 5. RC External Resistor-Capacitor (RC) with Fosc/4 output on OSC2/CLKOUT. - RCIO External Resistor-Capacitor (RC) with I/O on OSC2/CLKOUT. - INTOSC Internal oscillator with Fosc/4 output on OSC2 and I/O on OSC1/CLKIN. - 8. INTOSCIO Internal oscillator with I/O on OSC1/CLKIN and OSC2/CLKOUT. Clock source modes are configured by the FOSC<2:0> bits in the Configuration Word register (CONFIG). The internal clock can be generated from two internal oscillators. The HFINTOSC is a calibrated high-frequency oscillator. The LFINTOSC is an uncalibrated low-frequency oscillator. FIGURE 3-1: PIC® MCU CLOCK SOURCE BLOCK DIAGRAM # 3.2 Oscillator Control The Oscillator Control (OSCCON) register (Figure 3-1) controls the system clock and frequency selection options. The OSCCON register contains the following bits: - Frequency selection bits (IRCF) - Frequency Status bits (HTS, LTS) - System clock control bits (OSTS, SCS) #### REGISTER 3-1: OSCCON: OSCILLATOR CONTROL REGISTER | U-0 | R/W-1 | R/W-1 | R/W-0 | R-1 | R-0 | R-0 | R/W-0 | |-------|-------|----------------|-------|---------------------|-----|-----|-------| | _ | IRCF2 | F2 IRCF1 IRCF0 | | OSTS <sup>(1)</sup> | HTS | LTS | SCS | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, rea | d as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 **Unimplemented:** Read as '0' bit 6-4 IRCF<2:0>: Internal Oscillator Frequency Select bits 111 = 8 MHz 110 = 4 MHz (default) 101 = 2 MHz 100 = 1 MHz 011 = 500 kHz 010 = 250 kHz 001 = 125 kHz 000 = 31 kHz (LFINTOSC) bit 3 OSTS: Oscillator Start-up Time-out Status bit<sup>(1)</sup> 1 = Device is running from the external clock defined by FOSC<2:0> of the Configuration Word 0 = Device is running from the internal oscillator (HFINTOSC or LFINTOSC) bit 2 HTS: HFINTOSC Status bit (High Frequency – 8 MHz to 125 kHz) 1 = HFINTOSC is stable 0 = HFINTOSC is not stable bit 1 LTS: LFINTOSC Stable bit (Low Frequency – 31 kHz) 1 = LFINTOSC is stable 0 = LFINTOSC is not stable bit 0 SCS: System Clock Select bit 1 = Internal oscillator is used for system clock 0 = Clock source defined by FOSC<2:0> of the Configuration Word Note 1: Bit resets to '0' with Two-Speed Start-up and LP, XT or HS selected as the Oscillator mode or Fail-Safe mode is enabled. ### 3.3 Clock Source Modes Clock source modes can be classified as external or internal. - External Clock modes rely on external circuitry for the clock source. Examples are: oscillator modules (EC mode), quartz crystal resonators or ceramic resonators (LP, XT and HS modes) and Resistor-Capacitor (RC) mode circuits. - Internal clock sources are contained internally within the oscillator module. The oscillator module has two internal oscillators: the 8 MHz High-Frequency Internal Oscillator (HFINTOSC) and the 31 kHz Low-Frequency Internal Oscillator (LFINTOSC). The system clock can be selected between external or internal clock sources via the System Clock Select (SCS) bit of the OSCCON register. See **Section 3.6** "Clock Switching" for additional information. ### 3.4 External Clock Modes #### 3.4.1 OSCILLATOR START-UP TIMER (OST) If the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations from OSC1. This occurs following a Power-on Reset (POR) and when the Power-up Timer (PWRT) has expired (if configured), or a wake-up from Sleep. During this time, the program counter does not increment and program execution is suspended. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the oscillator module. When switching between clock sources, a delay is required to allow the new clock to stabilize. These oscillator delays are shown in Table 3-1. In order to minimize latency between external oscillator start-up and code execution, the Two-Speed Clock Start-up mode can be selected (see Section 3.7 "Two-Speed Clock Start-up Mode"). TABLE 3-1: OSCILLATOR DELAY EXAMPLES | Switch From | Switch To | Frequency | Oscillator Delay | | | | | | | |-------------------|----------------------|----------------------------|----------------------------------|--|--|--|--|--|--| | Sleep/POR | LFINTOSC<br>HFINTOSC | 31 kHz<br>125 kHz to 8 MHz | Oscillator Warm-Up Delay (TWARM) | | | | | | | | Sleep/POR | EC, RC | DC – 20 MHz | 2 instruction cycles | | | | | | | | LFINTOSC (31 kHz) | EC, RC | DC – 20 MHz | 1 cycle of each | | | | | | | | Sleep/POR | LP, XT, HS | 32 kHz to 20 MHz | 1024 Clock Cycles (OST) | | | | | | | | LFINTOSC (31 kHz) | HFINTOSC | 125 kHz to 8 MHz | 1 μs (approx.) | | | | | | | ### 3.4.2 EC MODE The External Clock (EC) mode allows an externally generated logic level as the system clock source. When operating in this mode, an external clock source is connected to the OSC1 input and the OSC2 is available for general purpose I/O. Figure 3-2 shows the pin connections for EC mode. The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake-up from Sleep. Because the PIC® MCU design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed. FIGURE 3-2: EXTERNAL CLOCK (EC) MODE OPERATION ### 3.4.3 LP, XT, HS MODES The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 3-3). The mode selects a low, medium or high gain setting of the internal inverteramplifier to support various resonator types and speed. **LP** Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is best suited to drive resonators with a low drive level specification, for example, tuning fork type crystals. This mode is designed to drive only 32.768 kHz tuning fork type crystals (watch crystals). **XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification. **HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting. Figure 3-3 and Figure 3-4 show typical circuits for quartz crystal and ceramic resonators, respectively. FIGURE 3-3: QUARTZ CRYSTAL OPERATION (LP, XT OR HS MODE) - Note 1: A series resistor (Rs) may be required for quartz crystals with low drive level. - 2: The value of RF varies with the Oscillator mode selected (typically between 2 M $\Omega$ to 10 M $\Omega$ ). Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application. - **2:** Always verify oscillator performance over the VDD and temperature range that is expected for the application. - **3:** For oscillator design assistance, reference the following Microchip Applications Notes: - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826) - AN849, "Basic PIC® Oscillator Design" (DS00849) - AN943, "Practical PIC® Oscillator Analysis and Design" (DS00943) - AN949, "Making Your Oscillator Work" (DS00949) # FIGURE 3-4: CERAMIC RESONATOR OPERATION (XT OR HS MODE) - Note 1: A series resistor (Rs) may be required for ceramic resonators with low drive level. - 2: The value of RF varies with the Oscillator mode selected (typically between 2 M $\Omega$ to 10 M $\Omega$ ). - An additional parallel feedback resistor (RP) may be required for proper ceramic resonator operation. #### 3.4.4 EXTERNAL RC MODES The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. There are two modes: RC and RCIO. In RC mode, the RC circuit connects to OSC1. OSC2/CLKOUT outputs the RC oscillator frequency divided by 4. This signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. Figure 3-5 shows the external RC mode connections. FIGURE 3-5: EXTERNAL RC MODES In RCIO mode, the RC circuit is connected to OSC1. OSC2 becomes an additional general purpose I/O pin. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are: - threshold voltage variation - · component tolerances - packaging variations in capacitance The user also needs to take into account variation due to tolerance of external RC components used. #### 3.5 Internal Clock Modes The oscillator module has two independent, internal oscillators that can be configured or selected as the system clock source. - The HFINTOSC (High-Frequency Internal Oscillator) is factory calibrated and operates at 8 MHz. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 3-2). - The LFINTOSC (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz. The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register. The system clock can be selected between external or internal clock sources via the System Clock Selection (SCS) bit of the OSCCON register. See **Section 3.6** "Clock Switching" for more information. #### 3.5.1 INTOSC AND INTOSCIO MODES The INTOSC and INTOSCIO modes configure the internal oscillators as the system clock source when the device is programmed using the oscillator selection or the FOSC<2:0> bits in the Configuration Word register (CONFIG). See Section 11.0 "Special Features of the CPU" for more information. In **INTOSC** mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. In **INTOSCIO** mode, OSC1/CLKIN and OSC2/CLKOUT are available for general purpose I/O. # 3.5.2 HFINTOSC The High-Frequency Internal Oscillator (HFINTOSC) is a factory calibrated 8 MHz internal clock source. The frequency of the HFINTOSC can be altered via software using the OSCTUNE register (Register 3-2). The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). One of seven frequencies can be selected via software using the IRCF<2:0> bits of the OSCCON register. See Section 3.5.4 "Frequency Select Bits (IRCF)" for more information. The HFINTOSC is enabled by selecting any frequency between 8 MHz and 125 kHz by setting the IRCF<2:0> bits of the OSCCON register $\neq$ 000. Then, set the System Clock Source (SCS) bit of the OSCCON register to '1' or enable Two-Speed Start-up by setting the IESO bit in the Configuration Word register (CONFIG) to '1'. The HF Internal Oscillator (HTS) bit of the OSCCON register indicates whether the HFINTOSC is stable or not. ### 3.5.2.1 OSCTUNE Register The HFINTOSC is factory calibrated but can be adjusted in software by writing to the OSCTUNE register (Register 3-2). The default value of the OSCTUNE register is '0'. The value is a 5-bit two's complement number. When the OSCTUNE register is modified, the HFINTOSC frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred. OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT), Fail-Safe Clock Monitor (FSCM) and peripherals, are *not* affected by the change in frequency. ## REGISTER 3-2: OSCTUNE: OSCILLATOR TUNING REGISTER | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-------|-------|-------|-------| | _ | _ | _ | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit | t, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7-5 **Unimplemented:** Read as '0' bit 4-0 **TUN<4:0>:** Frequency Tuning bits 01111 = Maximum frequency 01110 = • • 00001 = 00000 = Oscillator module is running at the calibrated frequency. 11111 = • • 10000 = Minimum frequency #### 3.5.3 LFINTOSC The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source. The output of the LFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). Select 31 kHz, via software, using the IRCF<2:0> bits of the OSCCON register. See **Section 3.5.4 "Frequency Select Bits (IRCF)"** for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM). The LFINTOSC is enabled by selecting 31 kHz (IRCF<2:0> bits of the OSCCON register = 000) as the system clock source (SCS bit of the OSCCON register = 1), or when any of the following are enabled: - Two-Speed Start-up IESO bit of the Configuration Word register = 1 and IRCF<2:0> bits of the OSCCON register = 000 - Power-up Timer (PWRT) - Watchdog Timer (WDT) - Fail-Safe Clock Monitor (FSCM) The LF Internal Oscillator (LTS) bit of the OSCCON register indicates whether the LFINTOSC is stable or not. # 3.5.4 FREQUENCY SELECT BITS (IRCF) The output of the 8 MHz HFINTOSC and 31 kHz LFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). The Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register select the frequency output of the internal oscillators. One of eight frequencies can be selected via software: - 8 MHz - 4 MHz (Default after Reset) - 2 MHz - 1 MHz - 500 kHz - 250 kHz - 125 kHz - 31 kHz (LFINTOSC) Note: Following any Reset, the IRCF<2:0> bits of the OSCCON register are set to '110' and the frequency selection is set to 4 MHz. The user can modify the IRCF bits to select a different frequency. # 3.5.5 HF AND LF INTOSC CLOCK SWITCH TIMING When switching between the LFINTOSC and the HFINTOSC, the new oscillator may already be shut down to save power (see Figure 3-6). If this is the case, there is a delay after the IRCF<2:0> bits of the OSCCON register are modified before the frequency selection takes place. The LTS and HTS bits of the OSCCON register will reflect the current active status of the LFINTOSC and HFINTOSC oscillators. The timing of a frequency selection is as follows: - IRCF<2:0> bits of the OSCCON register are modified. - If the new clock is shut down, a clock start-up delay is started. - Clock switch circuitry waits for a falling edge of the current clock. - CLKOUT is held low and the clock switch circuitry waits for a rising edge in the new clock. - CLKOUT is now connected with the new clock. LTS and HTS bits of the OSCCON register are updated as required. - 6. Clock switch is complete. See Figure 3-1 for more details. If the internal oscillator speed selected is between 8 MHz and 125 kHz, there is no start-up delay before the new frequency is selected. This is because the old and new frequencies are derived from the HFINTOSC via the postscaler and multiplexer. Start-up delay specifications are located in the **Section 14.0** "Electrical Specifications", under the AC Specifications (Oscillator Module). # 3.6 Clock Switching The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCS) bit of the OSCCON register. # 3.6.1 SYSTEM CLOCK SELECT (SCS) BIT The System Clock Select (SCS) bit of the OSCCON register selects the system clock source that is used for the CPU and peripherals. - When the SCS bit of the OSCCON register = 0, the system clock source is determined by configuration of the FOSC<2:0> bits in the Configuration Word register (CONFIG). - When the SCS bit of the OSCCON register = 1, the system clock source is chosen by the internal oscillator frequency selected by the IRCF<2:0> bits of the OSCCON register. After a Reset, the SCS bit of the OSCCON register is always cleared. Note: Any automatic clock switch, which may occur from Two-Speed Start-up or Fail-Safe Clock Monitor, does not update the SCS bit of the OSCCON register. The user can monitor the OSTS bit of the OSCCON register to determine the current system clock source. # 3.6.2 OSCILLATOR START-UP TIME-OUT STATUS (OSTS) BIT The Oscillator Start-up Time-out Status (OSTS) bit of the OSCCON register indicates whether the system clock is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Word register (CONFIG), or from the internal clock source. In particular, OSTS indicates that the Oscillator Start-up Timer (OST) has timed out for LP, XT or HS modes. # 3.7 Two-Speed Clock Start-up Mode Two-Speed Start-up mode provides additional power savings by minimizing the latency between external oscillator start-up and code execution. In applications that make heavy use of the Sleep mode, Two-Speed Start-up will remove the external oscillator start-up time from the time spent awake and can reduce the overall power consumption of the device. This mode allows the application to wake-up from Sleep, perform a few instructions using the INTOSC as the clock source and go back to Sleep without waiting for the primary oscillator to become stable. Note: Executing a SLEEP instruction will abort the oscillator start-up time and will cause the OSTS bit of the OSCCON register to remain clear. When the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) is enabled (see Section 3.4.1 "Oscillator Start-up Timer (OST)"). The OST will suspend program execution until 1024 oscillations are counted. Two-Speed Start-up mode minimizes the delay in code execution by operating from the internal oscillator as the OST is counting. When the OST count reaches 1024 and the OSTS bit of the OSCCON register is set, program execution switches to the external oscillator. # 3.7.1 TWO-SPEED START-UP MODE CONFIGURATION Two-Speed Start-up mode is configured by the following settings: - IESO (of the Configuration Word register) = 1; Internal/External Switchover bit (Two-Speed Startup mode enabled). - SCS (of the OSCCON register) = 0. - FOSC<2:0> bits in the Configuration Word register (CONFIG) configured for LP, XT or HS mode. Two-Speed Start-up mode is entered after: - Power-on Reset (POR) and, if enabled, after Power-up Timer (PWRT) has expired, or - Wake-up from Sleep. If the external clock oscillator is configured to be anything other than LP, XT or HS mode, then Two-Speed Start-up is disabled. This is because the external clock oscillator does not require any stabilization time after POR or an exit from Sleep. # 3.7.2 TWO-SPEED START-UP SEQUENCE - 1. Wake-up from Power-on Reset or Sleep. - Instructions begin execution by the internal oscillator at the frequency set in the IRCF<2:0> bits of the OSCCON register. - 3. OST enabled to count 1024 clock cycles. - 4. OST timed out, wait for falling edge of the internal oscillator. - 5. OSTS is set. - System clock held low until the next falling edge of new clock (LP, XT or HS mode). - 7. System clock is switched to external clock source. # 3.7.3 CHECKING TWO-SPEED CLOCK STATUS Checking the state of the OSTS bit of the OSCCON register will confirm if the microcontroller is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Word register (CONFIG), or the internal oscillator. FIGURE 3-7: TWO-SPEED START-UP ### 3.8 Fail-Safe Clock Monitor The Fail-Safe Clock Monitor (FSCM) allows the device to continue operating should the external oscillator fail. The FSCM can detect oscillator failure any time after the Oscillator Start-up Timer (OST) has expired. The FSCM is enabled by setting the FCMEN bit in the Configuration Word register (CONFIG). The FSCM is applicable to all external oscillator modes (LP, XT, HS, EC, RC and RCIO). FIGURE 3-8: FSCM BLOCK DIAGRAM #### 3.8.1 FAIL-SAFE DETECTION The FSCM module detects a failed oscillator by comparing the external oscillator to the FSCM sample clock. The sample clock is generated by dividing the LFINTOSC by 64. See Figure 3-8. Inside the fail detector block is a latch. The external clock sets the latch on each falling edge of the external clock. The sample clock clears the latch on each rising edge of the sample clock. A failure is detected when an entire half-cycle of the sample clock elapses before the primary clock goes low. # 3.8.2 FAIL-SAFE OPERATION When the external clock fails, the FSCM switches the device clock to an internal clock source and sets the bit flag OSFIF of the PIR2 register. Setting this flag will generate an interrupt if the OSFIE bit of the PIE2 register is also set. The device firmware can then take steps to mitigate the problems that may arise from a failed clock. The system clock will continue to be sourced from the internal clock source until the device firmware successfully restarts the external oscillator and switches back to external operation. The internal clock source chosen by the FSCM is determined by the IRCF<2:0> bits of the OSCCON register. This allows the internal oscillator to be configured before a failure occurs. #### 3.8.3 FAIL-SAFE CONDITION CLEARING The Fail-Safe condition is cleared after a Reset, executing a SLEEP instruction or toggling the SCS bit of the OSCCON register. When the SCS bit is toggled, the OST is restarted. While the OST is running, the device continues to operate from the INTOSC selected in OSCCON. When the OST times out, the Fail-Safe condition is cleared and the device will be operating from the external clock source. The Fail-Safe condition must be cleared before the OSFIF flag can be cleared. ### 3.8.4 RESET OR WAKE-UP FROM SLEEP The FSCM is designed to detect an oscillator failure after the Oscillator Start-up Timer (OST) has expired. The OST is used after waking up from Sleep and after any type of Reset. The OST is not used with the EC or RC Clock modes so that the FSCM will be active as soon as the Reset or wake-up has completed. When the FSCM is enabled, the Two-Speed Start-up is also enabled. Therefore, the device will always be executing code while the OST is operating. Note: Due to the wide range of oscillator start-up times, the Fail-Safe circuit is not active during oscillator start-up (i.e., after exiting Reset or Sleep). After an appropriate amount of time, the user should check the OSTS bit of the OSCCON register to verify the oscillator start-up and that the system clock switchover has successfully completed. FIGURE 3-9: FSCM TIMING DIAGRAM TABLE 3-2: SUMMARY OF REGISTERS ASSOCIATED WITH CLOCK SOURCES | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> | |-----------------------|-------|-------|-------|-------|-------|-------|-------|--------|----------------------|------------------------------------------------| | CONFIG <sup>(2)</sup> | CPD | CP | MCLRE | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | _ | _ | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | OSCCON | _ | IRCF2 | IRCF1 | IRCF0 | OSTS | HTS | LTS | SCS | -110 x000 | -110 x000 | | OSCTUNE | _ | _ | _ | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | 0 0000 | u uuuu | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by oscillators. Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. 2: See Configuration Word register (CONFIG) for operation of all register bits. # 4.0 **I/O PORTS** There are as many as twelve general purpose I/O pins available. Depending on which peripherals are enabled, some or all of the pins may not be available as general purpose I/O. In general, when a peripheral is enabled, the associated pin may not be used as a general purpose I/O pin. # 4.1 PORTA and the TRISA Registers PORTA is a 6-bit wide, bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). The exception is RA3, which is input only and its TRISA bit will always read as '1'. Example 4-1 shows how to initialize PORTA. Reading the PORTA register reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch. RA3 reads '0' when MCLRE = 1. The TRISA register controls the direction of the PORTA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'. Note: The ANSEL and CMCON0 registers must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'. ### **EXAMPLE 4-1: INITIALIZING PORTA** | I | BANKSEL | PORTA | ; | |---|---------|--------|------------------------| | | CLRF | PORTA | ;Init PORTA | | | MOVLW | 07h | ;Set RA<2:0> to | | | MOVWF | CMCON0 | digital I/0 | | | BANKSEL | ANSEL | ; | | | CLRF | ANSEL | digital I/0 | | | MOVLW | 0Ch | ;Set RA<3:2> as inputs | | | MOVWF | TRISA | ;and set RA<5:4,1:0> | | | | | ;as outputs | | 1 | | | | #### REGISTER 4-1: PORTA: PORTA REGISTER | U-0 | U-0 | R/W-x | R/W-0 | R-x | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-----|-------|-------|-------| | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | | bit 7 | | | | | | | bit 0 | R = Readable bit W = Writable bit-n = Value at POR '1' = Bit is set U = Unimplemented bit, read as '0' '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented**: Read as '0' bit 5-0 **RA<5:0>**: PORTA I/O Pin bit 1 = Port pin is > VIH 0 = Port pin is < VIL #### REGISTER 4-2: TRISA: PORTA TRI-STATE REGISTER | U-0 | U-0 | R/W-1 | R/W-1 | R-1 | R/W-1 | R/W-1 | R/W-1 | |-------|--------------|-------|--------|--------|--------|--------|--------| | _ | — — TRISA5 T | | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | | bit 7 | | | | | | | bit 0 | Legend: Leaend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 Unimplemented: Read as '0' bit 5-0 TRISA<5:0>: PORTA Tri-State Control bits 1 = PORTA pin configured as an input (tri-stated) 0 = PORTA pin configured as an output Note 1: TRISA<3> always reads '1'. 2: TRISA<5:4> always reads '1' in XT, HS and LP Oscillator modes. #### 4.2 Additional Pin Functions Every PORTA pin on the PIC16F688 has an interrupton-change option and a weak pull-up option. PORTA also provides an Ultra Low-Power Wake-up option. The next three sections describe these functions. #### 4.2.1 ANSEL REGISTER The ANSEL register is used to configure the Input mode of an I/O pin to analog. Refer to Register 4-3. Setting the appropriate ANSEL bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly. The state of the ANSEL bits has no affect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port. ### 4.2.2 WEAK PULL-UPS Each of the PORTA pins, except RA3, has an individually configurable internal weak pull-up. Control bits WPUAx enable or disable each pull-up. Refer to Register 4-4. Each weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset by the RAPU bit of the OPTION register. A weak pull-up is automatically enabled for RA3 when configured as MCLR and disabled when RA3 is an I/O. There is no software control of the MCLR pull-up. #### 4.2.3 INTERRUPT-ON-CHANGE Each of the PORTA pins is individually configurable as an interrupt-on-change pin. Control bits IOCAx enable or disable the interrupt function for each pin. Refer to Register 4-5. The interrupt-on-change is disabled on a Power-on Reset. For enabled interrupt-on-change pins, the values are compared with the old value latched on the last read of PORTA. The 'mismatch' outputs of the last read are OR'd together to set the PORTA Change Interrupt Flag bit (RAIF) in the INTCON register. This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, clears the interrupt by: - a) Any read or write of PORTA. This will end the mismatch condition, then - b) Clear the flag bit RAIF. A mismatch condition will continue to set flag bit RAIF. Reading PORTA will end the mismatch condition and allow flag bit RAIF to be cleared. The <u>latch</u> holding the last read value is not affected by a <u>MCLR</u> nor BOR Reset. After these Resets, the RAIF flag will continue to be set if a mismatch is present. **Note:** If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RAIF interrupt flag may not get set. #### REGISTER 4-3: ANSEL: ANALOG SELECT REGISTER | R/W-1 |-------|-------|-------|-------|-------|-------|-------|-------| | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | | bit 7 | | | | | | | bit 0 | # Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### bit 7-0 ANS<7:0>: Analog Select bits Analog select between analog or digital function on pins AN<7:0>, respectively. - 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. - 0 = Digital I/O. Pin is assigned to port or special function. - **Note 1:** Setting a pin to an analog input automatically disables the digital input circuitry, weak pull-ups and interrupt-on-change, if available. The corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin. #### REGISTER 4-4: WPUA: WEAK PULL-UP PORTA REGISTER | U-0 | U-0 U-0 | | R/W-1 R/W-1 | | R/W-1 | R/W-1 | R/W-1 | |-------|---------|-------|-------------|--|-------|-------|-------| | _ | _ | WPUA5 | WPUA4 — | | WPUA2 | WPUA1 | WPUA0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented**: Read as '0' bit 5-4 WPUA<5:4>: Weak Pull-up Control bits 1 = Pull-up enabled0 = Pull-up disabled bit 3 **Unimplemented**: Read as '0' bit 2-0 WPUA<2:0>: Weak Pull-up Control bits 1 = Pull-up enabled0 = Pull-up disabled **Note 1:** Global RAPU must be enabled for individual pull-ups to be enabled. 2: The weak pull-up device is automatically disabled if the pin is in Output mode (TRISA = 0). 3: The RA3 pull-up is enabled when configured as MCLR and disabled as an I/O in the Configuration Word. **4:** WPUA<5:4> always reads '1' in XT, HS and LP OSC modes. #### REGISTER 4-5: IOCA: INTERRUPT-ON-CHANGE PORTA REGISTER | U-0 | U-0 U-0 | | R/W-0 R/W-0 | | R/W-0 | R/W-0 | R/W-0 | |-------|---------|-------|-------------|-------|-------|-------|-------| | _ | _ | IOCA5 | IOCA4 | IOCA3 | IOCA2 | IOCA1 | IOCA0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 Unimplemented: Read as '0' bit 5-0 **IOCA<5:0>:** Interrupt-on-change PORTA Control bits 1 = Interrupt-on-change enabled0 = Interrupt-on-change disabled Note 1: Global Interrupt Enable (GIE) must be enabled for individual interrupts to be recognized. 2: IOCA<5:4> always reads '1' in XT, HS and LP OSC modes. ### 4.2.4 ULTRA LOW-POWER WAKE-UP The Ultra Low-Power Wake-up (ULPWU) on RA0 allows a slow falling voltage to generate an interrupt-on-change on RA0 without excess current consumption. The mode is selected by setting the ULPWUE bit of the PCON register. This enables a small current sink which can be used to discharge a capacitor on RA0. To use this feature, the RA0 pin is configured to output '1' to charge the capacitor, interrupt-on-change for RA0 is enabled, and RA0 is configured as an input. The ULPWUE bit is set to begin the discharge and a SLEEP instruction is performed. When the voltage on RA0 drops below VIL, an interrupt will be generated which will cause the device to wake-up. Depending on the state of the GIE bit of the INTCON register, the device will either jump to the interrupt vector (0004h) or execute the next instruction when the interrupt event "INTERRUPT-ONoccurs. See Section 4.2.3 CHANGE" and Section 11.3.3 "PORTA Interrupt" for more information. This feature provides a low-power technique for periodically waking up the device from Sleep. The time-out is dependent on the discharge time of the RC circuit on RA0. See Example 4-2 for initializing the Ultra Low-Power Wake-up module. The series resistor provides overcurrent protection for the RAO pin and can allow for software calibration of the time-out. (see Figure 4-1). A timer can be used to measure the charge time and discharge time of the capacitor. The charge time can then be adjusted to provide the desired interrupt delay. This technique will compensate for the affects of temperature, voltage and component accuracy. The Ultra Low-Power Wake-up peripheral can also be configured as a simple programmable low voltage detect or temperature sensor. Note: For more information, refer to Application Note AN879, "Using the Microchip Ultra Low-Power Wake-up Module" (DS00879). # EXAMPLE 4-2: ULTRA LOW-POWER WAKE-UP INITIALIZATION ``` BANKSEL PORTA BSF PORTA, 0 ;Set RAO data latch MOVLW H'7' ;Turn off MOVWF CMCON0 ; comparators BANKSEL ANSEL BCF ANSEL.0 ;RAO to digital I/O BANKSEL TRISA ;Output high to BCF TRISA,0 CALL CapDelay ; charge capacitor BSF PCON, ULPWUE ; Enable ULP Wake-up ;Select RAO IOC BSF IOCA, 0 BSF TRISA,0 ;RAO to input B'10001000' ; Enable interrupt MOVLW MOVWF INTCON ; and clear flag SLEEP ;Wait for IOC NOP ``` # 4.2.5 PIN DESCRIPTIONS AND DIAGRAMS Each PORTA pin is multiplexed with other functions. The pins and their combined functions are briefly described here. For specific information about individual functions such as the comparator or the A/D, refer to the appropriate section in this data sheet. #### 4.2.5.1 RA0/AN0/C1IN+/ICSPDAT/ULPWU Figure 4-1 shows the diagram for this pin. The RA0 pin is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D - an analog input to the comparator - an analog input to the Ultra Low-Power Wake-up - In-Circuit Serial Programming<sup>™</sup> data FIGURE 4-1: BLOCK DIAGRAM OF RA0 #### 4.2.5.2 RA1/AN1/C1IN-/VREF/ICSPCLK Figure 4-2 shows the diagram for this pin. The RA1 pin is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D - an analog input to the comparator - · a voltage reference input for the A/D - In-Circuit Serial Programming™ clock ### FIGURE 4-2: BLOCK DIAGRAM OF RA1 #### 4.2.5.3 RA2/AN2/T0CKI/INT/C1OUT Figure 4-3 shows the diagram for this pin. The RA2 pin is configurable to function as one of the following: - a general purpose I/O - · an analog input for the A/D - the clock input for Timer0 - · an external edge triggered interrupt - · a digital output from the comparator #### FIGURE 4-3: BLOCK DIAGRAM OF RA2 #### 4.2.5.4 RA3/MCLR/VPP Figure 4-4 shows the diagram for this pin. The RA3 pin is configurable to function as one of the following: - · a general purpose input - · as Master Clear Reset with weak pull-up #### FIGURE 4-4: **BLOCK DIAGRAM OF RA3** #### 4.2.5.5 RA4/AN3/T1G/OSC2/CLKOUT Figure 4-5 shows the diagram for this pin. The RA4 pin is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D - · a Timer1 gate input - a crystal/resonator connection - · a clock output #### **BLOCK DIAGRAM OF RA4** FIGURE 4-5: 3: Analog Input mode is ANSEL. ### 4.2.5.6 RA5/T1CKI/OSC1/CLKIN Figure 4-6 shows the diagram for this pin. The RA5 pin is configurable to function as one of the following: - a general purpose I/O - · a Timer1 clock input - a crystal/resonator connection - · a clock input TABLE 4-1: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | | |------------|-------|--------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------------|--| | ANSEL | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | | CMCON0 | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 0000 0000 | 0000 0000 | | | PCON | _ | _ | ULPWUE | SBOREN | _ | _ | POR | BOR | 01qq | 0uuu | | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | | IOCA | - | ı | IOCA5 | IOCA4 | IOCA3 | IOCA2 | IOCA1 | IOCA0 | 00 0000 | 00 0000 | | | OPTION_REG | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | | PORTA | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | x0 x000 | x0 x000 | | | TRISA | _ | _ | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111 | 11 1111 | | | WPUA | _ | _ | WPUA5 | WPUA4 | _ | WPUA2 | WPUA1 | WPUA0 | 11 -111 | 11 -111 | | **Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA. ## PIC16F688 #### 4.3 PORTC PORTC is a general purpose I/O port consisting of 6 bidirectional pins. The pins can be configured for either digital I/O or analog input to A/D converter or comparator. For specific information about individual functions such as the EUSART or the A/D converter, refer to the appropriate section in this data sheet. Note: The ANSEL and CMCON0 registers must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'. ### **EXAMPLE 4-3: INITIALIZING PORTC** | BANKSEL | PORTC | ; | |---------|--------|------------------------| | CLRF | PORTC | ;Init PORTC | | MOVLW | 07h | ;Set RC<4,1:0> to | | MOVWF | CMCON0 | digital I/O | | BANKSEL | ANSEL | ; | | CLRF | ANSEL | digital I/O | | MOVLW | 0Ch | ;Set RC<3:2> as inputs | | MOVWF | TRISC | ;and set RC<5:4,1:0> | | | | ;as outputs | | | | | #### REGISTER 4-6: PORTC: PORTC REGISTER | U-0 | U-0 | R/W-x | R/W-x | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----------|-------|-------|-------|-------|-------|-------| | _ | – RC5 RC4 | | RC3 | RC2 | RC1 | RC0 | | | bit 7 | _ | | | _ | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 Unimplemented: Read as '0' bit 5-0 RC<5:0>: PORTC I/O Pin bit 1 = PORTC pin is > VIH 0 = PORTC pin is < VIL ### REGISTER 4-7: TRISC: PORTC TRI-STATE REGISTER | U-0 | U-0 U-0 | | R/W-1 R/W-1 | | R/W-1 | R/W-1 R/W-1 | | |-------|---------|--------|-------------|--------|--------|-------------|--------| | | | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented**: Read as '0' bit 5-0 TRISC<5:0>: PORTC Tri-State Control bits 1 = PORTC pin configured as an input (tri-stated) 0 = PORTC pin configured as an output #### 4.3.1 RC0/AN4/C2IN+ Figure 4-7 shows the diagram for this pin. The RC0 is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D Converter - · an analog input to the comparator #### 4.3.2 RC1/AN5/C2IN- Figure 4-7 shows the diagram for this pin. The RC1 is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D Converter - an analog input to the comparator and ANSEL. # FIGURE 4-7: BLOCK DIAGRAM OF RC0 AND RC1 #### 4.3.3 RC2/AN6 Figure 4-8 shows the diagram for this pin. The RC2 is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D Converter #### 4.3.4 RC3/AN7 Figure 4-8 shows the diagram for this pin. The RC3 is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D Converter # FIGURE 4-8: BLOCK DIAGRAM OF RC2 AND RC3 #### 4.3.5 RC4/C2OUT/TX/CK Figure 4-9 shows the diagram for this pin. The RC4 is configurable to function as one of the following: - a general purpose I/O - · a digital output from the comparator - a digital I/O for the EUSART ### FIGURE 4-9: BLOCK DIAGRAM OF RC4 #### 4.3.6 RC5/RX/DT The RC5 is configurable to function as one of the following: - a general purpose I/O - a digital I/O for the EUSART # FIGURE 4-10: BLOCK DIAGRAM OF RC5 PIN TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-------|-------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | ANSEL | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | CMCON0 | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 0000 0000 | 0000 0000 | | PORTC | _ | _ | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xx 0000 | xx 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTC. #### 5.0 **TIMERO MODULE** The Timer0 module is an 8-bit timer/counter with the following features: - 8-bit timer/counter register (TMR0) - 8-bit prescaler (shared with Watchdog Timer) - · Programmable internal or external clock source - Programmable external clock edge selection - · Interrupt on overflow Figure 5-1 is a block diagram of the Timer0 module. #### 5.1 **Timer0 Operation** When used as a timer, the Timer0 module can be used as either an 8-bit timer or an 8-bit counter. #### 5.1.1 8-BIT TIMER MODE When used as a timer, the Timer0 module will increment every instruction cycle (without prescaler). Timer mode is selected by clearing the TOCS bit of the OPTION register to '0'. When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write. Note: The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written. #### 5.1.2 8-BIT COUNTER MODE When used as a counter, the Timer0 module will increment on every rising or falling edge of the T0CKI pin. The incrementing edge is determined by the T0SE bit of the OPTION register. Counter mode is selected by setting the TOCS bit of the OPTION register to '1'. FIGURE 5-1: **BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER** ## 5.1.3 SOFTWARE PROGRAMMABLE PRESCALER A single software programmable prescaler is available for use with either Timer0 or the Watchdog Timer (WDT), but not both simultaneously. The prescaler assignment is controlled by the PSA bit of the OPTION register. To assign the prescaler to Timer0, the PSA bit must be cleared to a '0'. There are 8 prescaler options for the Timer0 module ranging from 1:2 to 1:256. The prescale values are selectable via the PS<2:0> bits of the OPTION register. In order to have a 1:1 prescaler value for the Timer0 module, the prescaler must be assigned to the WDT module. The prescaler is not readable or writable. When assigned to the Timer0 module, all instructions writing to the TMR0 register will clear the prescaler. When the prescaler is assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. # 5.1.3.1 Switching Prescaler Between Timer0 and WDT Modules As a result of having the prescaler assigned to either Timer0 or the WDT, it is possible to generate an unintended device Reset when switching prescaler values. When changing the prescaler assignment from Timer0 to the WDT module, the instruction sequence shown in Example 5-1, must be executed. # EXAMPLE 5-1: CHANGING PRESCALER (TIMER0 $\rightarrow$ WDT) | | (IIMEI | RU → WDT) | |---------|----------------|--------------------| | BANKSEL | TMR0 | ; | | CLRWDT | | Clear WDT; | | CLRF | TMR0 | ;Clear TMR0 and | | | | ;prescaler | | BANKSEL | OPTION_REG | ; | | BSF | OPTION_REG,PSA | ;Select WDT | | CLRWDT | | ; | | | | ; | | MOVLW | b'11111000' | ;Mask prescaler | | ANDWF | OPTION_REG,W | ;bits | | IORLW | b'00000101' | ;Set WDT prescaler | | MOVWF | OPTION_REG | ;to 1:32 | | | | | When changing the prescaler assignment from the WDT to the Timer0 module, the following instruction sequence must be executed (see Example 5-2). # EXAMPLE 5-2: CHANGING PRESCALER (WDT $\rightarrow$ TIMER0) | CLRWDT | | ;Clear WDT and | |---------|--------------|-----------------------| | | | ;prescaler | | BANKSEL | OPTION_REG | ; | | MOVLW | b'11110000' | ;Mask TMR0 select and | | ANDWF | OPTION_REG,W | prescaler bits | | IORLW | b'00000011' | ;Set prescale to 1:16 | | MOVWF | OPTION_REG | ; | | | | | #### 5.1.4 TIMERO INTERRUPT Timer0 will generate an interrupt when the TMR0 register overflows from FFh to 00h. The T0IF interrupt flag bit of the INTCON register is set every time the TMR0 register overflows, regardless of whether or not the Timer0 interrupt is enabled. The T0IF bit must be cleared in software. The Timer0 interrupt enable is the T0IE bit of the INTCON register. **Note:** The Timer0 interrupt cannot wake the processor from Sleep since the timer is frozen during Sleep. ## 5.1.5 USING TIMERO WITH AN EXTERNAL CLOCK When Timer0 is in Counter mode, the synchronization of the T0CKI input and the Timer0 register is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, the high and low periods of the external clock source must meet the timing requirements as shown in Section 14.0 "Electrical Specifications". #### **REGISTER 5-1: OPTION REG: OPTION REGISTER** | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | Legend: W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 RAPU: PORTA Pull-up Enable bit 1 = PORTA pull-ups are disabled 0 = PORTA pull-ups are enabled by individual PORT latch values bit 6 INTEDG: Interrupt Edge Select bit 1 = Interrupt on rising edge of INT pin0 = Interrupt on falling edge of INT pin bit 5 TOCS: TMR0 Clock Source Select bit 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (Fosc/4) bit 4 T0SE: TMR0 Source Edge Select bit 1 = Increment on high-to-low transition on TOCKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 **PSA:** Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 **PS<2:0>:** Prescaler Rate Select bits | ı | BIT VALUE | TMR0 RATE | WDT RATE | |---|-----------|-----------|----------| | | 000 | 1:2 | 1:1 | | | 001 | 1:4 | 1:2 | | | 010 | 1:8 | 1:4 | | | 011 | 1:16 | 1:8 | | | 100 | 1:32 | 1:16 | | | 101 | 1:64 | 1:32 | | | 110 | 1:128 | 1:64 | | | 111 | 1:256 | 1:128 | Note 1: A dedicated 16-bit WDT postscaler is available. See **Section 11.5 "Watchdog Timer (WDT)"** for more information. TABLE 5-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMERO | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | | Value on<br>all other<br>Resets | | |------------|----------|------------|--------|--------|--------|--------|--------|--------|----------------------|------|---------------------------------|------| | TMR0 | Timer0 N | /lodule Re | gister | | | | | | xxxx | xxxx | uuuu | uuuu | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 | 000x | 0000 | 000x | | OPTION_REG | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 | 1111 | 1111 | 1111 | | TRISA | _ | _ | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 | 1111 | 11 | 1111 | **Legend:** -= Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Timer0 module. # 6.0 TIMER1 MODULE WITH GATE CONTROL The Timer1 module is a 16-bit timer/counter with the following features: - 16-bit timer/counter register pair (TMR1H:TMR1L) - · Programmable internal or external clock source - 3-bit prescaler - · Optional LP oscillator - · Synchronous or asynchronous operation - Timer1 gate (count enable) via comparator or T1G pin - · Interrupt on overflow - Wake-up on overflow (external clock, Asynchronous mode only) Figure 6-1 is a block diagram of the Timer1 module. ### 6.1 Timer1 Operation The Timer1 module is a 16-bit incrementing counter which is accessed through the TMR1H:TMR1L register pair. Writes to TMR1H or TMR1L directly update the counter. When used with an internal clock source, the module is a timer. When used with an external clock source, the module can be used as either a timer or counter. #### 6.2 Clock Source Selection The TMR1CS bit of the T1CON register is used to select the clock source. When TMR1CS = 0, the clock source is Fosc/4. When TMR1CS = 1, the clock source is supplied externally. | Clock Source | TMR1CS | Clock Source | |--------------|--------|--------------| | Fosc/4 | 0 | Fosc/4 | | T1CKI pin | 1 | T1CKI pin | FIGURE 6-1: TIMER1 BLOCK DIAGRAM #### 6.2.1 INTERNAL CLOCK SOURCE When the internal clock source is selected the TMR1H:TMR1L register pair will increment on multiples of Tcy as determined by the Timer1 prescaler. #### 6.2.2 EXTERNAL CLOCK SOURCE When the external clock source is selected, the Timer1 module may work as a timer or a counter. When counting, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously. If an external clock oscillator is needed (and the microcontroller is using the INTOSC without CLKOUT), Timer1 can use the LP oscillator as a clock source. **Note:** In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge. #### 6.3 Timer1 Prescaler Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L. #### 6.4 Timer1 Oscillator A low-power 32.768 kHz crystal oscillator is built-in between pins OSC1 (input) and OSC2 (amplifier output). The oscillator is enabled by setting the T1OSCEN control bit of the T1CON register. The oscillator will continue to run during Sleep. The Timer1 oscillator is shared with the system LP oscillator. Thus, Timer1 can use this mode only when the primary system clock is derived from the internal oscillator or when in LP oscillator mode. The user must provide a software time delay to ensure proper oscillator start-up. TRISA5 and TRISA4 bits are set when the Timer1 oscillator is enabled. RA5 and RA4 bits read as '0' and TRISA5 and TRISA4 bits read as '1'. Note: The oscillator requires a start-up and stabilization time before use. Thus, T1OSCEN should be set and a suitable delay observed prior to enabling Timer1. # 6.5 Timer1 Operation in Asynchronous Counter Mode If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 6.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode"). | Note: | When switching from synchronous to | |-------|---------------------------------------------| | | asynchronous operation, it is possible to | | | skip an increment. When switching from | | | asynchronous to synchronous operation, | | | it is possible to produce a single spurious | | | increment. | # 6.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads. For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TTMR1L register pair. #### 6.6 Timer1 Gate Timer1 gate source is software configurable to be the T1G pin or the output of Comparator 2. This allows the device to directly time external events using T1G or analog events using Comparator 2. See the CMCON1 register (Register 7-2) for selecting the Timer1 gate source. This feature can simplify the software for a Delta-Sigma A/D converter and many other applications. For more information on Delta-Sigma A/D converters, see the Microchip web site (www.microchip.com). Note: TMR1GE bit of the T1CON register must be set to use either T1G or C2OUT as the Timer1 gate source. See Register 7-2 for more information on selecting the Timer1 gate source. Timer1 gate can be inverted using the T1GINV bit of the T1CON register, whether it originates from the $\overline{\text{T1G}}$ pin or Comparator 2 output. This configures Timer1 to measure either the active-high or active-low time between events. ## 6.7 Timer1 Interrupt The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, you must set these bits: - Timer1 interrupt enable bit of the PIE1 register - PEIE bit of the INTCON register - · GIE bit of the INTCON register The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine. Note: The TMR1H:TTMR1L register pair and the TMR1IF bit should be cleared before enabling interrupts. ## 6.8 Timer1 Operation During Sleep Timer1 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device: - TMR1ON bit of the T1CON register must be set - TMR1IE bit of the PIE1 register must be set - PEIE bit of the INTCON register must be set The device will wake-up on an overflow and execute the next instruction. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine (0004h). #### FIGURE 6-2: TIMER1 INCREMENTING EDGE - Note 1: Arrows indicate counter increments. - 2: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the clock. ## 6.9 Timer1 Control Register The Timer1 Control register (T1CON), shown in Register 6-1, is used to control Timer1 and select the various features of the Timer1 module. ## REGISTER 6-1: T1CON: TIMER 1 CONTROL REGISTER | R/W-0 |-----------------------|-----------------------|---------|---------|---------|--------|--------|--------| | T1GINV <sup>(1)</sup> | TMR1GE <sup>(2)</sup> | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 T1GINV: Timer1 Gate Invert bit<sup>(1)</sup> 1 = Timer1 gate is active high (Timer1 counts when gate is high) 0 = Timer1 gate is active low (Timer1 counts when gate is low) bit 6 TMR1GE: Timer1 Gate Enable bit<sup>(2)</sup> If TMR1ON = 0: This bit is ignored If TMR1ON = 1: 1 = Timer1 is on if Timer1 gate is active 0 = Timer1 is on bit 5-4 T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits 11 = 1:8 Prescale Value 10 = 1:4 Prescale Value 01 = 1:2 Prescale Value 00 = 1:1 Prescale Value bit 3 T10SCEN: LP Oscillator Enable Control bit If INTOSC without CLKOUT oscillator is active: 1 = LP oscillator is enabled for Timer1 clock 0 = LP oscillator is off Else: This bit is ignored. LP oscillator is disabled. bit 2 T1SYNC: Timer1 External Clock Input Synchronization Control bit **TMR1CS = 1**: 1 = Do not synchronize external clock input 0 = Synchronize external clock input $\underline{\mathsf{TMR1CS}} = 0$ : This bit is ignored. Timer1 uses the internal clock bit 1 TMR1CS: Timer1 Clock Source Select bit 1 = External clock from T1CKI pin (on the rising edge) 0 = Internal clock (Fosc/4) bit 0 TMR10N: Timer1 On bit 1 = Enables Timer1 0 = Stops Timer1 Note 1: T1GINV bit inverts the Timer1 gate logic, regardless of source. 2: TMR1GE bit must be set to use either T1G pin or C2OUT, as selected by the T1GSS bit of the CM2CON1 register, as a Timer1 gate source. TABLE 6-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-----------------------------------------------------------------------------|--------|---------|---------|---------|--------|--------|--------|----------------------|---------------------------------| | CMCON1 | _ | _ | _ | _ | _ | _ | T1GSS | C2SYNC | 10 | 0010 | | INTCON | GIE | PEIE | T0IE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | TMR1H | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register | | | | | | | | xxxx xxxx | uuuu uuuu | | TMR1L | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register | | | | | | | | xxxx xxxx | uuuu uuuu | | T1CON | T1GINV | TMR1GE | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 0000 0000 | uuuu uuuu | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module. ### 7.0 COMPARATOR MODULE Comparators are used to interface analog circuits to a digital circuit by comparing two analog voltages and providing a digital indication of their relative magnitudes. The comparators are very useful mixed signal building blocks because they provide analog functionality independent of the program execution. The analog comparator module includes the following features: - · Dual comparators - Multiple comparator configurations - Comparator outputs are available internally/externally - · Programmable output polarity - Interrupt-on-change - · Wake-up from Sleep - Timer1 gate (count enable) - Output synchronization to Timer1 clock input - · Programmable voltage reference **Note:** Only Comparator C2 can be linked to Timer1. ### 7.1 Comparator Overview A comparator is shown in Figure 7-1 along with the relationship between the analog input levels and the digital output. When the analog voltage at VIN+ is less than the analog voltage at VIN-, the output of the comparator is a digital low level. When the analog voltage at VIN+ is greater than the analog voltage at VIN-, the output of the comparator is a digital high level. #### FIGURE 7-1: SINGLE COMPARATOR This device contains two comparators as shown in Figure 7-2 and Figure 7-3. The comparators are not independently configurable. ### FIGURE 7-2: COMPARATOR C1 OUTPUT BLOCK DIAGRAM ### FIGURE 7-3: COMPARATOR C2 OUTPUT BLOCK DIAGRAM # 7.1.1 ANALOG INPUT CONNECTION CONSIDERATIONS A simplified circuit for an analog input is shown in Figure 7-4. Since the analog input pins share their connection with a digital input, they have reverse biased ESD protection diodes to VDD and Vss. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latch-up may occur. A maximum source impedance of 10 k $\Omega$ is recommended for the analog sources. Also, any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current to minimize inaccuracies introduced. - Note 1: When reading a PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert as an analog input, according to the input specification. - 2: Analog levels on any pin defined as a digital input, may cause the input buffer to consume more current than is specified. FIGURE 7-4: ANALOG INPUT MODEL ## 7.2 Comparator Configuration There are eight modes of operation for the comparator. The CM<2:0> bits of the CMCON0 register are used to select these modes as shown in Figure 7-5. I/O lines change as a function of the mode and are designated as follows: - Analog function (A): digital input buffer is disabled - Digital function (D): comparator digital output, overrides port function - Normal port function (I/O): independent of comparator The port pins denoted as "A" will read as a '0' regardless of the state of the I/O pin or the I/O control TRIS bit. Pins used as analog inputs should also have the corresponding TRIS bit set to '1' to disable the digital output driver. Pins denoted as "D" should have the corresponding TRIS bit set to '0' to enable the digital output driver. **Note:** Comparator interrupts should be disabled during a Comparator mode change to prevent unintended interrupts. #### FIGURE 7-5: COMPARATOR I/O OPERATING MODES ## 7.3 Comparator Control The CMCON0 register (Register 7-1) provides access to the following comparator features: - · Mode selection - · Output state - · Output polarity - Input switch ### 7.3.1 COMPARATOR OUTPUT STATE Each comparator state can always be read internally via the associated CxOUT bit of the CMCON0 register. The comparator outputs are directed to the CxOUT pins when CM<2:0> = 110. When this mode is selected, the TRIS bits for the associated CxOUT pins must be cleared to enable the output drivers. ### 7.3.2 COMPARATOR OUTPUT POLARITY Inverting the output of a comparator is functionally equivalent to swapping the comparator inputs. The polarity of a comparator output can be inverted by setting the CxINV bits of the CMCON0 register. Clearing CxINV results in a non-inverted output. A complete table showing the output state versus input conditions and the polarity bit is shown in Table 7-1. TABLE 7-1: OUTPUT STATE VS. INPUT CONDITIONS | Input Conditions | CxINV | CxOUT | |------------------|-------|-------| | VIN- > VIN+ | 0 | 0 | | VIN- < VIN+ | 0 | 1 | | VIN- > VIN+ | 1 | 1 | | VIN- < VIN+ | 1 | 0 | **Note:** CxOUT refers to both the register bit and output pin. #### 7.3.3 COMPARATOR INPUT SWITCH The inverting input of the comparators may be switched between two analog pins in the following modes: - CM<2:0> = 001 (Comparator C1 only) - CM<2:0> = 010 (Comparators C1 and C2) In the above modes, both pins remain in analog mode regardless of which pin is selected as the input. The CIS bit of the CMCON0 register controls the comparator input switch. ## 7.4 Comparator Response Time The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference specifications in **Section 14.0** "Electrical Specifications" for more details. ## 7.5 Comparator Interrupt Operation The comparator interrupt flag is set whenever there is a change in the output value of the comparator. Changes are recognized by means of a mismatch circuit which consists of two latches and an exclusiveor gate (see Figure 7-2 and Figure 7-3). One latch is updated with the comparator output level when the CMCON0 register is read. This latch retains the value until the next read of the CMCON0 register or the occurrence of a Reset. The other latch of the mismatch circuit is updated on every Q1 system clock. A mismatch condition will occur when a comparator output change is clocked through the second latch on the Q1 clock cycle. The mismatch condition will persist, holding the CxIF bit of the PIR1 register true, until either the CMCON0 register is read or the comparator output returns to the previous state. Note: A write operation to the CMCON0 register will also clear the mismatch condition because all writes include a read operation at the beginning of the write Software will need to maintain information about the status of the comparator output to determine the actual change that has occurred. The CxIF bit of the PIR1 register is the comparator interrupt flag. This bit must be reset in software by clearing it to '0'. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated. The CxIE bit of the PIE1 register and the PEIE and GIE bits of the INTCON register must all be set to enable comparator interrupts. If any of these bits are cleared, the interrupt is not enabled, although the CxIF bit of the PIR1 register will still be set if an interrupt condition occurs The user, in the Interrupt Service Routine, can clear the interrupt in the following manner: - a) Any read or write of CMCON0. This will end the mismatch condition. See Figures 7-6 and 7-7 - b) Clear the CxIF interrupt flag. A persistent mismatch condition will preclude clearing the CxIF interrupt flag. Reading CMCON0 will end the mismatch condition and allow the CxIF bit to be cleared. # FIGURE 7-6: COMPARATOR INTERRUPT TIMING W/O CMCON0 READ # FIGURE 7-7: COMPARATOR INTERRUPT TIMING WITH CMCON0 READ - Note 1: If a change in the CM1CON0 register (CxOUT) occurs when a read operation is being executed (start of the Q2 cycle), then the CxIF Interrupt Flag bit of the PIR1 register may not get set. - 2: When either comparator is first enabled, bias circuitry in the comparator module may cause an invalid output from the comparator until the bias circuitry is stable. Allow about 1 μs for bias settling then clear the mismatch condition and interrupt flags before enabling comparator interrupts. ## 7.6 Operation During Sleep The comparator, if enabled before entering Sleep mode, remains active during Sleep. The additional current consumed by the comparator is shown separately in **Section 14.0 "Electrical Specifications"**. If the comparator is not used to wake the device, power consumption can be minimized while in Sleep mode by turning off the comparator. The comparator is turned off by selecting mode CM<2:0> = 000 or CM<2:0> = 111 of the CMCON0 register. A change to the comparator output can wake-up the device from Sleep. To enable the comparator to wake the device from Sleep, the CxIE bit of the PIE1 register and the PEIE bit of the INTCON register must be set. The instruction following the Sleep instruction always executes following a wake from Sleep. If the GIE bit of the INTCON register is also set, the device will then execute the Interrupt Service Routine. #### 7.7 Effects of a Reset A device Reset forces the CMCON0 and CMCON1 registers to their Reset states. This forces the comparator module to be in the Comparator Reset mode (CM<2:0> = 000). Thus, all comparator inputs are analog inputs with the comparator disabled to consume the smallest current possible. ### REGISTER 7-1: CMCON0: COMPARATOR CONFIGURATION REGISTER | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | |-------------|-------|-------|-------|-------|-------|-------|-------|--|--| | C2OUT | C1OUT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | | | | bit 7 bit 0 | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 C2OUT: Comparator 2 Output bit When C2INV = 0: 1 = C2 VIN+ > C2 VIN- 0 = C2 VIN+ < C2 VIN- When C2INV = 1: 1 = C2 VIN+ < C2 VIN- 0 = C2 Vin+ > C2 Vin- bit 6 C1OUT: Comparator 1 Output bit When C1INV = 0: 1 = C1 VIN+ > C1 VIN- 0 = C1 VIN+ < C1 VIN- When C1INV = 1: 1 = C1 VIN+ < C1 VIN- 0 = C1 Vin+ > C1 Vin- bit 5 C2INV: Comparator 2 Output Inversion bit 1 = C2 output inverted 0 = C2 output not inverted bit 4 C1INV: Comparator 1 Output Inversion bit 1 = C1 Output inverted 0 = C1 Output not inverted bit 3 CIS: Comparator Input Switch bit When CM < 2:0 > = 010: 1 = C1IN+ connects to C1 VIN- C2IN+ connects to C2 VIN- 0 = C1IN- connects to C1 VIN- C2IN- connects to C2 VIN- When CM < 2:0 > = 001: 1 = C1IN+ connects to C1 VIN- 0 = C1IN- connects to C1 VIN- bit 2-0 CM<2:0>: Comparator Mode bits (See Figure 7-5) 000 = Comparators off. CxIN pins are configured as analog 001 = Three inputs multiplexed to two comparators 010 = Four inputs multiplexed to two comparators 011 = Two common reference comparators 100 = Two independent comparators 101 = One independent comparator 110 = Two common reference comparators with outputs 111 = Comparators off. CxIN pins are configured as digital I/O ## 7.8 Comparator C2 Gating Timer1 This feature can be used to time the duration or interval of analog events. Clearing the T1GSS bit of the CMCON1 register will enable Timer1 to increment based on the output of Comparator C2. This requires that Timer1 is on and gating is enabled. See Section 6.0 "Timer1 Module with Gate Control" for details It is recommended to synchronize Comparator C2 with Timer1 by setting the C2SYNC bit when the comparator is used as the Timer1 gate source. This ensures Timer1 does not miss an increment if the comparator changes during an increment. # 7.9 Synchronizing Comparator C2 Output to Timer1 The output of Comparator C2 can be synchronized with Timer1 by setting the C2SYNC bit of the CMCON1 register. When enabled, the comparator output is latched on the falling edge of the Timer1 clock source. If a prescaler is used with Timer1, the comparator output is latched after the prescaling function. To prevent a race condition, the comparator output is latched on the falling edge of the Timer1 clock source and Timer1 increments on the rising edge of its clock source. Reference the comparator block diagrams (Figure 7-2 and Figure 7-3) and the Timer1 Block Diagram (Figure 6-1) for more information. #### REGISTER 7-2: CMCON1: COMPARATOR CONFIGURATION REGISTER | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 | |-------|-----|-----|-----|-----|-----|-------|--------| | _ | _ | _ | _ | _ | _ | T1GSS | C2SYNC | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-2 **Unimplemented:** Read as '0' bit 1 T1GSS: Timer1 Gate Source Select bit<sup>(1)</sup> 1 = Timer1 gate source is $\overline{\text{T1G}}$ pin (pin should be configured as digital input) 0 = Timer1 gate source is Comparator C2 output bit 0 **C2SYNC:** Comparator C2 Output Synchronization bit<sup>(2)</sup> 1 = Output is synchronized with falling edge of Timer1 clock 0 = Output is asynchronous Note 1: Refer to Section 6.6 "Timer1 Gate". 2: Refer to Figure 7-3. #### 7.10 **Comparator Voltage Reference** The Comparator Voltage Reference module provides an internally generated voltage reference for the comparators. The following features are available: - Independent from Comparator operation - · Two 16-level voltage ranges - · Output clamped to Vss - Ratiometric with VDD The VRCON register (Figure 7-3) controls the Voltage Reference module shown in Figure 7-8. #### INDEPENDENT OPERATION 7.10.1 The comparator voltage reference is independent of the comparator configuration. Setting the VREN bit of the VRCON register will enable the voltage reference. #### **OUTPUT VOLTAGE SELECTION** 7.10.2 The CVREF voltage reference has 2 ranges with 16 voltage levels in each range. Range selection is controlled by the VRR bit of the VRCON register. The 16 levels are set with the VR<3:0> bits of the VRCON register. The CVREF output voltage is determined by the following equations: #### **EQUATION 7-1: CVREF OUTPUT VOLTAGE** VRR = 1 (low range): $CVREF = (VR < 3:0 > /24) \times VDD$ VRR = 0 (high range): $CV_{REF} = (V_{DD}/4) + (V_{R} < 3:0 > \times V_{DD}/32)$ The full range of Vss to VDD cannot be realized due to the construction of the module. See Figure 7-8. #### 7.10.3 **OUTPUT CLAMPED TO Vss** The CVREF output voltage can be set to Vss with no power consumption by configuring VRCON as follows: - VREN = 0 - VRR = 1 - VR < 3:0 > = 0000 This allows the comparator to detect a zero-crossing while not consuming additional CVREF module current. #### OUTPUT RATIOMETRIC TO VDD 7.10.4 The comparator voltage reference is VDD derived and therefore, the CVREF output changes with fluctuations in VDD. The tested absolute accuracy of the Comparator Voltage Reference can be found in Section 14.0 "Electrical Specifications". #### **REGISTER 7-3:** VRCON: VOLTAGE REFERENCE CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-----|-------|-------|-------|-------| | VREN | _ | VRR | _ | VR3 | VR2 | VR1 | VR0 | | bit 7 | | | | | | | bit 0 | R = Readable bit Legend: W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set'0' = Bit is cleared x = Bit is unknown bit 7 VREN: CVREF Enable bit 1 = CVREF circuit powered on 0 = CVREF circuit powered down, no IDD drain and CVREF = VSS. bit 6 Unimplemented: Read as '0' bit 5 VRR: CVREF Range Selection bit > 1 = Low range 0 = High range bit 4 Unimplemented: Read as '0' bit 3-0 **VR<3:0>:** CVREF Value Selection bits $(0 \le VR<3:0> \le 15)$ When VRR = 1: CVREF = (VR<3:0>/24) \* VDD When VRR = 0: CVREF = VDD/4 + (VR<3:0>/32) \* VDD 16 Stages 8R R R R R VDD 8R **VRR** 16-1 Analog MUX VREN 15 CVREF to Comparator Input 0 VR<3:0>(1) VREN VR<3:0> = 0000 **VRR** Note 1: Care should be taken to ensure VREF remains within the comparator common mode input range. See Section 14.0 "Electrical Specifications" for more detail. FIGURE 7-8: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM TABLE 7-2: SUMMARY OF REGISTERS ASSOCIATED WITH THE COMPARATOR AND VOLTAGE REFERENCE MODULES | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-------|-------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | ANSEL | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | CMCON0 | C2OUT | C10UT | C2INV | C1INV | CIS | CM2 | CM1 | CM0 | 0000 0000 | 0000 0000 | | CMCON1 | - | _ | _ | _ | _ | | T1GSS | C2SYNC | 10 | 10 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | PORTA | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | x0 x000 | x0 x000 | | PORTC | _ | _ | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xx 0000 | xx 0000 | | TRISA | _ | _ | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111 | 11 1111 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | VRCON | VREN | _ | VRR | _ | VR3 | VR2 | VR1 | VR0 | 0-0- 0000 | 0-0- 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used for comparator. # 8.0 ANALOG-TO-DIGITAL CONVERTER (ADC) MODULE The Analog-to-Digital Converter (ADC) allows conversion of an analog input signal to a 10-bit binary representation of that signal. This device uses analog inputs, which are multiplexed into a single sample and hold circuit. The output of the sample and hold is connected to the input of the converter. The converter generates a 10-bit binary result via successive approximation and stores the conversion result into the ADC result registers (ADRESL and ADRESH). The ADC voltage reference is software selectable to either VDD or a voltage applied to the external reference pins. The ADC can generate an interrupt upon completion of a conversion. This interrupt can be used to wake-up the device from Sleep. Figure 8-1 shows the block diagram of the ADC. FIGURE 8-1: ADC BLOCK DIAGRAM ## PIC16F688 ## 8.1 ADC Configuration When configuring and using the ADC the following functions must be considered: - · Port configuration - · Channel selection - · ADC voltage reference selection - · ADC conversion clock source - · Interrupt control - · Results formatting #### 8.1.1 PORT CONFIGURATION The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. See the corresponding Port section for more information. **Note:** Analog voltages on any pin that is defined as a digital input may cause the input buffer to conduct excess current. #### 8.1.2 CHANNEL SELECTION The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit. When changing channels, a delay is required before starting the next conversion. Refer to **Section 8.2** "**ADC Operation**" for more information. #### 8.1.3 ADC VOLTAGE REFERENCE The VCFG bit of the ADCON0 register provides control of the positive voltage reference. The positive voltage reference can be either VDD or an external voltage source. The negative voltage reference is always connected to the ground reference. ### 8.1.4 CONVERSION CLOCK The source of the conversion clock is software selectable via the ADCS bits of the ADCON1 register. There are seven possible clock options: - Fosc/2 - Fosc/4 - Fosc/8 - Fosc/16 - Fosc/32 - Fosc/64 - · FRC (dedicated internal oscillator) The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11 TAD periods as shown in Figure 8-3. For correct conversion, the appropriate TAD specification must be met. See A/D conversion requirements in **Section 14.0** "**Electrical Specifications**" for more information. Table 8-1 gives examples of appropriate ADC clock selections. Note: Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result. TABLE 8-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES (VDD ≥ 3.0V) | ADC Clock | Period (TAD) | Device Frequency (Fosc) | | | | | | | |------------------|--------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--| | ADC Clock Source | ADCS<2:0> | 20 MHz | 8 MHz | 4 MHz | 1 MHz | | | | | Fosc/2 | 000 | 100 ns <sup>(2)</sup> | 250 ns <sup>(2)</sup> | 500 ns <sup>(2)</sup> | 2.0 μs | | | | | Fosc/4 | 100 | 200 ns <sup>(2)</sup> | 500 ns <sup>(2)</sup> | 1.0 μs <sup>(2)</sup> | 4.0 μs | | | | | Fosc/8 | 001 | 400 ns <sup>(2)</sup> | 1.0 μs <sup>(2)</sup> | 2.0 μs | 8.0 μs <sup>(3)</sup> | | | | | Fosc/16 | 101 | 800 ns <sup>(2)</sup> | 2.0 μs | 4.0 μs | 16.0 μs <sup>(3)</sup> | | | | | Fosc/32 | 010 | 1.6 µs | 4.0 μs | 8.0 μs <sup>(3)</sup> | 32.0 μs <sup>(3)</sup> | | | | | Fosc/64 | 110 | 3.2 μs | 8.0 μs <sup>(3)</sup> | 16.0 μs <sup>(3)</sup> | 64.0 μs <sup>(3)</sup> | | | | | FRC | x11 | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | | | | **Legend:** Shaded cells are outside of recommended range. - **Note 1:** The FRC source has a typical TAD time of 4 $\mu$ s for VDD > 3.0V. - 2: These values violate the minimum required TAD time. - **3:** For faster conversion times, the selection of another clock source is recommended. - **4:** When the device frequency is greater than 1 MHz, the FRC clock source is only recommended if the conversion will be performed during Sleep. #### FIGURE 8-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES #### 8.1.5 INTERRUPTS The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital Conversion. The ADC interrupt flag is the ADIF bit in the PIR1 register. The ADC interrupt enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software. **Note:** The ADIF bit is set at the completion of every conversion, regardless of whether or not the ADC interrupt is enabled. This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the global interrupt must be disabled. If the global interrupt is enabled, execution will switch to the Interrupt Service Routine. Please see **Section 8.1.5** "Interrupts" for more information. #### 8.1.6 RESULT FORMATTING The 10-bit A/D Conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON0 register controls the output format. Figure 8-4 shows the two output formats. #### FIGURE 8-3: 10-BIT A/D CONVERSION RESULT FORMAT ### 8.2 ADC Operation #### 8.2.1 STARTING A CONVERSION To enable the ADC module, the ADON bit of the ADCON0 register must be set to a '1'. Setting the GO/ DONE bit of the ADCON0 register to a '1' will start the Analog-to-Digital Conversion. Note: The GO/DONE bit should not be set in the same instruction that turns on the ADC. Refer to Section 8.2.5 "A/D Conversion Procedure". #### 8.2.2 COMPLETION OF A CONVERSION When the conversion is complete, the ADC module will: - Clear the GO/DONE bit - · Set the ADIF flag bit - Update the ADRESH:ADRESL registers with new conversion result #### 8.2.3 TERMINATING A CONVERSION If a conversion must be terminated before completion, the GO/DONE bit can be cleared in software. The ADRESH:ADRESL registers will not be updated with the partially complete Analog-to-Digital Conversion sample. Instead, the ADRESH:ADRESL register pair will retain the value of the previous conversion. Additionally, a 2 TAD delay is required before another acquisition can be initiated. Following this delay, an input acquisition is automatically started on the selected channel. Note: A device Reset forces all registers to their Reset state. Thus, the ADC module is turned off and any pending conversion is terminated. ## 8.2.4 ADC OPERATION DURING SLEEP The ADC module can operate during Sleep. This requires the ADC clock source to be set to the FRC option. When the FRC clock source is selected, the ADC waits one additional instruction before starting the conversion. This allows the SLEEP instruction to be executed, which can reduce system noise during the conversion. If the ADC interrupt is enabled, the device will wake-up from Sleep when the conversion completes. If the ADC interrupt is disabled, the ADC module is turned off after the conversion completes, although the ADON bit remains set. When the ADC clock source is something other than FRC, a SLEEP instruction causes the present conversion to be aborted and the ADC module is turned off, although the ADON bit remains set. #### 8.2.5 A/D CONVERSION PROCEDURE This is an example procedure for using the ADC to perform an Analog-to-Digital Conversion: - 1. Configure Port: - Disable pin output driver (See TRIS register) - · Configure pin as analog - 2. Configure the ADC module: - Select ADC conversion clock - · Configure voltage reference - Select ADC input channel - Select result format - Turn on ADC module - 3. Configure ADC interrupt (optional): - Clear ADC interrupt flag - · Enable ADC interrupt - · Enable peripheral interrupt - Enable global interrupt<sup>(1)</sup> - 4. Wait the required acquisition time<sup>(2)</sup>. - 5. Start conversion by setting the GO/DONE bit. - 6. Wait for ADC conversion to complete by one of the following: - Polling the GO/DONE bit - Waiting for the ADC interrupt (interrupts enabled) - 7. Read ADC Result - 8. Clear the ADC interrupt flag (required if interrupt is enabled). - **Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution. - 2: See Section 8.3 "A/D Acquisition Requirements". ## **EXAMPLE 8-1:** A/D CONVERSION ``` ; This code block configures the ADC ; for polling, Vdd reference, Frc clock ;and ANO input. ;Conversion start & polling for completion ; are included. BANKSEL ADCON1 MOVLW B'01110000' ;ADC Frc clock MOVWF ADCON1 BANKSEL TRISA BSF TRISA,0 ;Set RAO to input BANKSEL ANSEL ; BSF ANSEL,0 ;Set RAO to analog BANKSEL ADCON0 MOVLW B'10000001' ;Right justify, MOVWF ADCON0 ;Vdd Vref, ANO, ;Vdd Vref, ANO, On CALL SampleTime ;Acquisiton delay BSF ADCON0,GO ;Start conversion BTFSC ADCON0,GO ; Is conversion done? ;No, test again GOTO $-1 BANKSEL ADRESH MOVF ADRESH,W ;Read upper 2 bits MOVWF RESULTHI ;store in GPR space BANKSEL ADRESL ; MOVF ADRESL,W ;Read lower 8 bits MOVWF RESULTLO ;Store in GPR space ``` #### 8.2.6 ADC REGISTER DEFINITIONS The following registers are used to control the operation of the ADC. #### REGISTER 8-1: ADCON0: A/D CONTROL REGISTER 0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-----|-------|-------|-------|---------|-------| | ADFM | VCFG | _ | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 ADFM: A/D Conversion Result Format Select bit 1 = Right justified 0 = Left justified bit 6 VCFG: Voltage Reference bit 1 = VREF pin 0 = VDD bit 5 **Unimplemented:** Read as '0' bit 4-2 CHS<2:0>: Analog Channel Select bits 000 = AN0 001 = AN1 010 = AN2 011 = AN3 100 = AN4 101 = AN5 110 = AN6 111 = AN7 bit 1 GO/DONE: A/D Conversion Status bit 1 = A/D Conversion cycle in progress. Setting this bit starts an A/D Conversion cycle. This bit is automatically cleared by hardware when the A/D Conversion has completed. 0 = A/D Conversion completed/not in progress bit 0 ADON: ADC Enable bit 1 = ADC is enabled 0 = ADC is disabled and consumes no operating current #### REGISTER 8-2: ADCON1: A/D CONTROL REGISTER 1 | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | |-------|-------|-------|-------|-----|-----|-----|-------| | _ | ADCS2 | ADCS1 | ADCS0 | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 Unimplemented: Read as '0' bit 6-4 ADCS<2:0>: A/D Conversion Clock Select bits 000 = Fosc/2 001 = Fosc/8 010 = Fosc/32 x11 = FRC (clock derived from a dedicated internal oscillator = 500 kHz max) 100 = Fosc/4 101 = Fosc/16 110 = Fosc/64 bit 3-0 Unimplemented: Read as '0' #### REGISTER 8-3: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0 | R/W-x |--------|--------|--------|--------|--------|--------|--------|--------| | ADRES9 | ADRES8 | ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 ADRES<9:2>: ADC Result Register bits Upper 8 bits of 10-bit conversion result #### REGISTER 8-4: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 0 | R/W-x |--------|--------|-------|-------|-------|-------|-------|-------| | ADRES1 | ADRES0 | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 ADRES<1:0>: ADC Result Register bits Lower 2 bits of 10-bit conversion result bit 5-0 Reserved: Do not use. #### REGISTER 8-5: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1 | R/W-x |-------|-------|-------|-------|-------|-------|--------|--------| | _ | _ | _ | _ | _ | _ | ADRES9 | ADRES8 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-2 **Reserved**: Do not use. bit 1-0 ADRES<9:8>: ADC Result Register bits Upper 2 bits of 10-bit conversion result #### REGISTER 8-6: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1 | R/W-x |--------|--------|--------|--------|--------|--------|--------|--------| | ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 | ADRES1 | ADRES0 | | bit 7 | | | | | | | bit 0 | Legend: $R = Readable \ bit$ $W = Writable \ bit$ $U = Unimplemented \ bit, \ read \ as '0'$ -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 ADRES<7:0>: ADC Result Register bits Lower 8 bits of 10-bit conversion result #### 8.3 A/D Acquisition Requirements For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 8-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), see Figure 8-4. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an A/D acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 8-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution. #### **EQUATION 8-1: ACQUISITION TIME EXAMPLE** Assumptions: Temperature = $50^{\circ}$ C and external impedance of $10k\Omega 5.0V VDD$ $$TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$$ = $TAMP + TC + TCOFF$ = $2\mu s + TC + [(Temperature - 25°C)(0.05\mu s/°C)]$ The value for TC can be approximated with the following equations: $$V_{APPLIED}\left(1 - \frac{1}{2047}\right) = V_{CHOLD}$$ ;[1] $V_{CHOLD}$ charged to within 1/2 lsb $$V_{APPLIED}\left(1-e^{\frac{-T_{C}}{RC}}\right) = V_{CHOLD}$$ ;[2] $V_{CHOLD}$ charge response to $V_{APPLIED}$ $$V_{APPLIED}\left(1-e^{\frac{-Tc}{RC}}\right) = V_{APPLIED}\left(1-\frac{1}{2047}\right)$$ ; combining [1] and [2] Solving for TC: $$TC = -C_{HOLD}(RIC + RSS + RS) \ln(1/2047)$$ $$= -10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)$$ $$= 1.37\mu s$$ Therefore: $$TACQ = 2MS + 1.37MS + [(50^{\circ}C - 25^{\circ}C)(0.05MS/^{\circ}C)]$$ = 4.67MS - Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out. - 2: The charge holding capacitor (CHOLD) is not discharged after each conversion. - 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification. FIGURE 8-4: ANALOG INPUT MODEL #### FIGURE 8-5: ADC TRANSFER FUNCTION TABLE 8-2: SUMMARY OF ASSOCIATED ADC REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-----------|--------------|-----------|--------|--------|--------|---------|--------|----------------------|---------------------------------| | ADCON0 | ADFM | VCFG | _ | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | 00-0 0000 | 00-0 0000 | | ADCON1 | _ | ADCS2 | ADCS1 | ADCS0 | _ | _ | _ | _ | -000 | -000 | | ANSEL | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | ADRESH | A/D Resul | t Register H | ligh Byte | | | | | | xxxx xxxx | uuuu uuuu | | ADRESL | A/D Resul | t Register L | ow Byte | | | | | | xxxx xxxx | uuuu uuuu | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | PORTA | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | x0 x000 | x0 x000 | | PORTC | _ | _ | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xx 0000 | xx 0000 | | TRISA | _ | _ | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111 | 11 1111 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | **Legend:** x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for ADC module. ## PIC16F688 **NOTES:** ## 9.0 DATA EEPROM AND FLASH PROGRAM MEMORY CONTROL Data EEPROM memory is readable and writable and the Flash program memory is readable during normal operation (full VDD range). These memories are not directly mapped in the register file space. Instead, they are indirectly addressed through the Special Function Registers. There are six SFRs used to access these memories: - EECON1 - EECON2 - EEDAT - EEDATH - EEADR - EEADRH When interfacing the data memory block, EEDAT holds the 8-bit data for read/write, and EEADR holds the address of the EE data location being accessed. This device has 256 bytes of data EEPROM with an address range from 0h to 0FFh. When interfacing the program memory block, the EEDAT and EEDATH registers form a 2-byte word that holds the 14-bit data for read/write, and the EEADR and EEADRH registers form a 2-byte word that holds the 12-bit address of the EEPROM location being accessed. This device has 4K words of program EEPROM with an address range from 0h to 0FFFh. The program memory allows one word reads. The EEPROM data memory allows byte read and write. A byte write automatically erases the location and writes the new data (erase before write). The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations. When the device is code-protected, the CPU may continue to read and write the data EEPROM memory and read the program memory. When code-protected, the device programmer can no longer access data or program memory. #### 9.1 EEADR and EEADRH Registers The EEADR and EEADRH registers can address up to a maximum of 256 bytes of data EEPROM or up to a maximum of 4K words of program EEPROM. When selecting a program address value, the MSB of the address is written to the EEADRH register and the LSB is written to the EEADR register. When selecting a data address value, only the LSB of the address is written to the EEADR register. #### 9.1.1 EECON1 AND EECON2 REGISTERS EECON1 is the control register for EE memory accesses. Control bit EEPGD determines if the access will be a program or data memory access. When clear, as it is when reset, any subsequent operations will operate on the data memory. When set, any subsequent operations will operate on the program memory. Program memory can only be read. Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation. The WREN bit, when set, will allow a write operation to data EEPROM. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a MCLR or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The data and address will be unchanged in the EEDAT and EEADR registers. Interrupt flag bit EEIF of the PIR1 register is set when write is complete. It must be cleared in the software. EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the data EEPROM write sequence. #### REGISTER 9-1: EEDAT: EEPROM DATA REGISTER | R/W-0 |--------|--------|--------|--------|--------|--------|--------|--------| | EEDAT7 | EEDAT6 | EEDAT5 | EEDAT4 | EEDAT3 | EEDAT2 | EEDAT1 | EEDAT0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 **EEDATn**: Byte Value to Write to or Read from Data EEPROM bits #### REGISTER 9-2: EEADR: EEPROM ADDRESS REGISTER | R/W-0 |--------|--------|--------|--------|--------|--------|--------|--------| | EEADR7 | EEADR6 | EEADR5 | EEADR4 | EEADR3 | EEADR2 | EEADR1 | EEADR0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 **EEADR<7:0>**: 8 Least Significant Address bits for EEPROM Read/Write Operation<sup>(1)</sup> or Read from program memory #### REGISTER 9-3: EEDATH: EEPROM DATA HIGH BYTE REGISTER | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | EEDATH5 | EEDATH4 | EEDATH3 | EEDATH2 | EEDATH1 | EEDATH0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **EEDATH<5:0>**: 6 Most Significant Data bits from program memory #### REGISTER 9-4: EEADRH: EEPROM ADDRESS HIGH BYTE REGISTER | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-----|---------|---------|---------|---------| | _ | _ | _ | | EEADRH3 | EEADRH2 | EEADRH1 | EEADRH0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-4 Unimplemented: Read as '0' bit 3-0 **EEADRH<3:0>**: Specifies the 4 Most Significant Address bits or high bits for program memory reads #### REGISTER 9-5: EECON1: EEPROM CONTROL REGISTER | R/W-x | U-0 | U-0 | U-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-----|-----|-----|-------|-------|-------|-------| | EEPGD | _ | _ | _ | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | Legend: S = Bit can only be set R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **EEPGD:** Program/Data EEPROM Select bit 1 = Accesses program memory 0 = Accesses data memory bit 6-4 **Unimplemented:** Read as '0' bit 3 WRERR: EEPROM Error Flag bit 1 = A write operation is prematurely terminated (any $\overline{MCLR}$ Reset, any WDT Reset during normal operation or BOR Reset) 0 = The write operation completed bit 2 WREN: EEPROM Write Enable bit 1 = Allows write cycles 0 = Inhibits write to the data EEPROM bit 1 WR: Write Control bit EEPGD = 1: This bit is ignored EEPGD = 0: 1 = Initiates a write cycle (The bit is cleared by hardware once write is complete. The WR bit can only be set, not cleared, in software.) 0 = Write cycle to the data EEPROM is complete bit 0 RD: Read Control bit 1 = Initiates a memory read (the RD is cleared in hardware and can only be set, not cleared, in software.) 0 = Does not initiate a memory read ## 9.1.2 READING THE DATA EEPROM MEMORY To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit of the EECON1 register, and then set control bit RD of the EECON1 register. The data is available in the very next cycle, in the EEDAT register; therefore, it can be read in the next instruction. EEDAT will hold this value until another read or until it is written to by the user (during a write operation). #### **EXAMPLE 9-1: DATA EEPROM READ** | BANKSEL | EEADR | ; | |---------|---------------|------------------| | MOVLW | DATA_EE_ADDR | ; | | MOVWF | EEADR | ;Data Memory | | | | ;Address to read | | BCF | EECON1, EEPGD | ;Point to DATA | | | | ;memory | | BSF | EECON1, RD | ;EE Read | | MOVF | EEDAT, W | ;W = EEDAT | | | | | ## 9.1.3 WRITING TO THE DATA EEPROM MEMORY To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDAT register. Then the user must follow a specific sequence to initiate the write for each byte. The write will not initiate if the above sequence is not followed exactly (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. Interrupts should be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware. After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set. At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software. #### **EXAMPLE 9-2: DATA EEPROM WRITE** ``` BANKSEL EEADR MOVLW DATA_EE_ADDR MOVWF EEADR ;Data Memory Address to write MOVLW DATA_EE_DATA MOVWF EEDAT ;Data Memory Value to write BANKSEL EECON1 BCF EECON1, EEPGD ; Point to DATA memory BSF EECON1, WREN ;Enable writes INTCON, GIE ;Disable INTs. BCF BTFSC INTCON, GIE ;SEE AN576 GOTO $-2 MOVLW 55h MOVWF EECON2 ;Write 55h MOVLW MOVWF EECON2 ;Write AAh BSF EECON1, WR ;Set WR bit to begin write INTCON, GIE BSF ; Enable INTs. SLEEP ;Wait for interrupt to signal write complete BCF EECON1, WREN ;Disable writes ``` ## 9.1.4 READING THE FLASH PROGRAM MEMORY To read a program memory location, the user must write two bytes of the address to the EEADR and EEADRH registers, set the EEPGD control bit of the EECON1 register, and then set control bit RD of the EECON1 register. Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF EECON1,RD" instruction to be ignored. The data is available in the very next cycle, in the EEDAT and EEDATH registers; therefore, it can be read as two bytes in the following instructions. EEDAT and EEDATH registers will hold this value until another read or until it is written to by the user (during a write operation). - Note 1: The two instructions following a program memory read are required to be NOP's. This prevents the user from executing a two-cycle instruction on the next instruction after the RD bit is set. - 2: If the WR bit is set when EEPGD = 1, it will be immediately reset to '0' and no operation will take place. #### **EXAMPLE 9-3: FLASH PROGRAM READ** ``` BANKSEL EEADR MOVLW MS_PROG_EE_ADDR MOVWF EEADRH ;MS Byte of Program Address to read LS_PROG_EE_ADDR MOVLW MOVWF EEADR ;LS Byte of Program Address to read BANKSEL EECON1 BSF EECON1, EEPGD ;Point to PROGRAM memory BSF EECON1, RD ;EE Read Required Sequence ;First instruction after BSF EECON1,RD executes normally NOP NOP ;Any instructions here are ignored as program ;memory is read in second cycle after BSF EECON1,RD BANKSEL EEDAT MOVF EEDAT, W ;W = LS Byte of Program Memory MOVWF LOWPMBYTE MOVF EEDATH, W ;W = MS Byte of Program EEDAT MOVWF HIGHPMBYTE BCF STATUS, RP1 ;Bank 0 ``` FIGURE 9-1: FLASH PROGRAM MEMORY READ CYCLE EXECUTION TABLE 9-1: SUMMARY OF REGISTERS ASSOCIATED WITH DATA EEPROM | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|----------|--------------|-----------------|---------------|---------|---------|---------|---------|----------------------|---------------------------------| | EECON1 | EEPGD | _ | _ | _ | WRERR | WREN | WR | RD | x x000 | 0 d000 | | EECON2 | EEPROM C | ontrol Regis | ster 2 (not a p | hysical regis | ter) | | | | | | | EEADR | EEADR7 | EEADR6 | EEADR5 | EEADR4 | EEADR3 | EEADR2 | EEADR1 | EEADR0 | 0000 0000 | 0000 0000 | | EEADRH | _ | _ | _ | - | EEADRH3 | EEADRH2 | EEADRH1 | EEADRH0 | 0000 | 0000 | | EEDAT | EEDAT7 | EEDAT6 | EEDAT5 | EEDAT4 | EEDAT3 | EEDAT2 | EEDAT1 | EEDAT0 | 0000 0000 | 0000 0000 | | EEDATH | _ | _ | EEDATH5 | EEDATH4 | EEDATH3 | EEDATH2 | EEDATH1 | EEDATH0 | 00 0000 | 00 0000 | | INTCON | GIE | PEIE | TOIE | INTE | RABIE | TOIF | INTF | RABIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends upon condition. Shaded cells are not used by data EEPROM module. # 10.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART) The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device. The EUSART module includes the following capabilities: - Full-duplex asynchronous transmit and receive - Two-character input buffer - · One-character output buffer - Programmable 8-bit or 9-bit character length - · Address detection in 9-bit mode - Input buffer overrun error detection - Received character framing error detection - · Half-duplex synchronous master - · Half-duplex synchronous slave - Programmable clock polarity in synchronous modes The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems: - · Automatic detection and calibration of the baud rate - Wake-up on Break reception - 13-bit Break character transmit Block diagrams of the EUSART transmitter and receiver are shown in Figure 10-1 and Figure 10-2. FIGURE 10-1: EUSART TRANSMIT BLOCK DIAGRAM #### FIGURE 10-2: EUSART RECEIVE BLOCK DIAGRAM The operation of the EUSART module is controlled through three registers: - Transmit Status and Control (TXSTA) - Receive Status and Control (RCSTA) - Baud Rate Control (BAUDCTL) These registers are detailed in Register 10-1, Register 10-2 and Register 10-3, respectively. #### 10.1 EUSART Asynchronous Mode The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH mark state which represents a '1' data bit, and a Vol space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is 8 bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 10-5 for examples of baud rate configurations. The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit. ## 10.1.1 EUSART ASYNCHRONOUS TRANSMITTER The EUSART transmitter block diagram is shown in Figure 10-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register. #### 10.1.1.1 Enabling the Transmitter The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits: - TXEN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the TXEN bit of the TXSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral the analog I/O function must be disabled by clearing the corresponding ANSEL bit. - Note 1: When the SPEN bit is set, the RX/DT I/O pin is automatically configured as an input, regardless of the state of the corresponding TRIS bit and whether or not the EUSART receiver is enabled. The RX/DT pin data can be read via a normal PORT read but PORT latch data output is precluded. - **2:** The TXIF transmitter interrupt flag is set when the TXEN enable bit is set. #### 10.1.1.2 Transmitting Data A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one Tcy immediately following the Stop bit transmission. The transmission of the Start bit, data bits and Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG. #### 10.1.1.3 Transmit Interrupt Flag The TXIF interrupt flag bit of the PIR1 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit. To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG. #### 10.1.1.4 TSR Status The TRMT bit of the TXSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user has to poll this bit to determine the TSR status. **Note:** The TSR register is not mapped in data memory, so it is not available to the user. #### 10.1.1.5 Transmitting 9-Bit Characters The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTA register is set the EUSART will shift 9 bits out for each character transmitted. The TX9D bit of the TXSTA register is the ninth, and Most Significant, data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the 8 Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXREG is written. A special 9-bit Address mode is available for use with multiple receivers. See **Section 10.1.2.7 "Address Detection"** for more information on the Address mode. #### 10.1.1.6 Asynchronous Transmission Set-up: - Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 10.3 "EUSART Baud Rate Generator (BRG)"). - Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the 8 Least Significant data bits are an address when the receiver is set for address detection. - Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set. - If interrupts are desired, set the TXIE interrupt enable bit. An interrupt will occur immediately provided that the GIE and PEIE bits of the INT-CON register are also set. - If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit. - Load 8-bit data into the TXREG register. This will start the transmission. #### FIGURE 10-4: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK) TABLE 10-1: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|------------------------------|------------|-------------|--------|--------|--------|--------|-----------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART Transmit Data Registe | | r | | | • | • | 0000 0000 | 0000 0000 | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Asynchronous Transmission. ## 10.1.2 EUSART ASYNCHRONOUS RECEIVER The Asynchronous mode would typically be used in RS-232 systems. The receiver block diagram is shown in Figure 10-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all 8 or 9 bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCREG register. #### 10.1.2.1 Enabling the Receiver The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits: - CREN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the CREN bit of the RCSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the RX/DT I/O pin as an input. If the RX/DT pin is shared with an analog peripheral the analog I/O function must be disabled by clearing the corresponding ANSEL bit. Note: When the SPEN bit is set the TX/CK I/O pin is automatically configured as an output, regardless of the state of the corresponding TRIS bit and whether or not the EUSART transmitter is enabled. The PORT latch is disconnected from the output driver so it is not possible to use the TX/CK pin as a general purpose output. #### 10.1.2.2 Receiving Data The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 10.1.2.4 "Receive Framing Error" for more information on framing errors. Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCREG register. Note: If the receive FIFO is overrun, no additional characters will be received until the overrun condition is cleared. See **Section 10.1.2.5** "**Receive Overrun Error**" for more information on overrun errors. #### 10.1.2.3 Receive Interrupts The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software. RCIF interrupts are enabled by setting the following bits: - RCIE interrupt enable bit of the PIE1 register - PEIE peripheral interrupt enable bit of the INT-CON register - GIE global interrupt enable bit of the INTCON register The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits. #### 10.1.2.4 Receive Framing Error Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG. The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error. The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the EUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt. **Note:** If all receive characters in the receive FIFO have framing errors, repeated reads of the RCREG will not clear the FERR bit. #### 10.1.2.5 Receive Overrun Error The receive FIFO buffer can hold two characters. An overrun error will be generated If a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by resetting the EUSART by clearing the SPEN bit of the RCSTA register. #### 10.1.2.6 Receiving 9-bit Characters The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift 9 bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG. #### 10.1.2.7 Address Detection A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register. Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored. Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit. #### 10.1.2.8 Asynchronous Reception Set-up: - Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 10.3 "EUSART Baud Rate Generator (BRG)"). - Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation. - If interrupts are desired, set the RCIE interrupt enable bit and set the GIE and PEIE bits of the INTCON register. - 4. If 9-bit reception is desired, set the RX9 bit. - 5. Enable reception by setting the CREN bit. - The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set. - Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit. - Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register. - If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit. #### 10.1.2.9 9-bit Address Detection Mode Set-up This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable: - Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 10.3 "EUSART Baud Rate Generator (BRG)"). - Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation. - If interrupts are desired, set the RCIE interrupt enable bit and set the GIE and PEIE bits of the INTCON register. - 4. Enable 9-bit reception by setting the RX9 bit. - Enable address detection by setting the ADDEN bit. - 6. Enable reception by setting the CREN bit. - The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set. - Read the RCSTA register to get the error flags. The ninth data bit will always be set. - Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address. - 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit. - 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts. #### FIGURE 10-5: ASYNCHRONOUS RECEPTION TABLE 10-2: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|----------|--------------------------|-------------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | - | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART | T Transmit Data Register | | r | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Asynchronous Reception. #### 10.2 Clock Accuracy with Asynchronous Operation The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind. The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source. See **Section 3.5** "Internal Clock Modes" for more information. The other method adjusts the value in the Baud Rate Generator. This can be done automatically with the Auto-Baud Detect feature (see **Section 10.3.1 "Auto-Baud Detect"**). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency. #### REGISTER 10-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|---------------------|-------|-------|-------|------|-------| | CSRC | TX9 | TXEN <sup>(1)</sup> | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | | Legend: | | | | | | | |-------------------|------------------|------------------------------------|--------------------|--|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 **TX9:** 9-bit Transmit Enable bit 1 = Selects 9-bit transmission0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit<sup>(1)</sup> 1 = Transmit enabled0 = Transmit disabled bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode0 = Asynchronous mode bit 3 SENDB: Send Break Character bit Asynchronous mode: 1 = Send Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0 **TX9D:** Ninth bit of Transmit Data Can be address/data bit or a parity bit. Note 1: SREN/CREN overrides TXEN in Sync mode. #### REGISTER 10-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER<sup>(1)</sup> | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-x | |-------|-------|-------|-------|-------|------|------|-------| | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 SPEN: Serial Port Enable bit 1 = Serial port enabled (configures RX/DT and TX/CK pins as serial port pins) 0 = Serial port disabled (held in Reset) bit 6 **RX9:** 9-bit Receive Enable bit 1 = Selects 9-bit reception0 = Selects 8-bit reception bit 5 SREN: Single Receive Enable bit Asynchronous mode: Don't care Synchronous mode – Master: 1 = Enables single receive 0 = Disables single receive This bit is cleared after reception is complete. Synchronous mode - Slave Don't care bit 4 CREN: Continuous Receive Enable bit Asynchronous mode: 1 = Enables receiver 0 = Disables receiver Synchronous mode: 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN) 0 = Disables continuous receive bit 3 ADDEN: Address Detect Enable bit Asynchronous mode 9-bit (RX9 = 1): 1 = Enables address detection, enable interrupt and load the receive buffer when RSR<8> is set 0 = Disables address detection, all bytes are received and ninth bit can be used as parity bit Asynchronous mode 8-bit (RX9 = 0): Don't care bit 2 **FERR:** Framing Error bit 1 = Framing error (can be updated by reading RCREG register and receive next valid byte) 0 = No framing error bit 1 **OERR:** Overrun Error bit 1 = Overrun error (can be cleared by clearing bit CREN) 0 = No overrun error bit 0 RX9D: Ninth bit of Received Data This can be address/data bit or a parity bit and must be calculated by user firmware. #### REGISTER 10-3: BAUDCTL: BAUD RATE CONTROL REGISTER | R-0 | R-1 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |--------|-------|-----|-------|-------|-----|-------|-------| | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 ABDOVF: Auto-Baud Detect Overflow bit Asynchronous mode: 1 = Auto-baud timer overflowed0 = Auto-baud timer did not overflow Synchronous mode: Don't care bit 6 RCIDL: Receive Idle Flag bit <u>Asynchronous mode</u>: 1 = Receiver is Idle 0 = Start bit has been received and the receiver is receiving Synchronous mode: Don't care bit 5 **Unimplemented:** Read as '0' bit 4 SCKP: Synchronous Clock Polarity Select bit Asynchronous mode: 1 = Transmit inverted data to the RB7/TX/CK pin 0 = Transmit non-inverted data to the RB7/TX/CK pin Synchronous mode: 1 = Data is clocked on rising edge of the clock0 = Data is clocked on falling edge of the clock bit 3 BRG16: 16-bit Baud Rate Generator bit 1 = 16-bit Baud Rate Generator is used0 = 8-bit Baud Rate Generator is used bit 2 **Unimplemented:** Read as '0' bit 1 **WUE:** Wake-up Enable bit Asynchronous mode: 1 = Receiver is waiting for a falling edge. No character will be received byte RCIF will be set. WUE will automatically clear after RCIF is set. 0 = Receiver is operating normally Synchronous mode: Don't care bit 0 ABDEN: Auto-Baud Detect Enable bit Asynchronous mode: 1 = Auto-Baud Detect mode is enabled (clears when auto-baud is complete) 0 = Auto-Baud Detect mode is disabled Synchronous mode: Don't care ## 10.3 EUSART Baud Rate Generator (BRG) The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCTL register selects 16-bit mode. The SPBRGH, SPBRG register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTA register and the BRG16 bit of the BAUDCTL register. In Synchronous mode, the BRGH bit is ignored. Table 10-3 contains the formulas for determining the baud rate. Example 10-1 provides a sample calculation for determining the baud rate and baud rate error. Typical baud rates and error values for various asynchronous modes have been computed for your convenience and are shown in Table 10-3. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies. Writing a new value to the SPBRGH, SPBRG register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate. If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is Idle before changing the system clock. ## EXAMPLE 10-1: CALCULATING BAUD RATE ERROR For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate = $$\frac{FOSC}{64([SPBRGH:SPBRG] + I)}$$ Solving for SPBRGH:SPBRG: Solving for SPBRGH:SPBRG: $$X = \frac{FOSC}{\frac{Desired\ Baud\ Rate}{64}} - 1$$ $$= \frac{\frac{16000000}{9600}}{\frac{9600}{64}} - 1$$ $$= [25.042] = 25$$ $$Calculated\ Baud\ Rate = \frac{16000000}{64(25+1)}$$ $$= 9615$$ $$Error = \frac{Calc.\ Baud\ Rate - Desired\ Baud\ Rate}{Desired\ Baud\ Rate}$$ $$= \frac{(9615 - 9600)}{9600} = 0.16\%$$ TABLE 10-3: BAUD RATE FORMULAS | ( | Configuration Bi | ts | DD O/FUGART Made | Baud Rate Formula | | | | |------|------------------|------|---------------------|-------------------|--|--|--| | SYNC | BRG16 | BRGH | BRG/EUSART Mode | Dauu Kate Formula | | | | | 0 | 0 | 0 | 8-bit/Asynchronous | Fosc/[64 (n+1)] | | | | | 0 | 0 | 1 | 8-bit/Asynchronous | F000//40 (n.4)] | | | | | 0 | 1 | 0 | 16-bit/Asynchronous | Fosc/[16 (n+1)] | | | | | 0 | 1 | 1 | 16-bit/Asynchronous | | | | | | 1 | 0 | х | 8-bit/Synchronous | Fosc/[4 (n+1)] | | | | | 1 | 1 | x | 16-bit/Synchronous | | | | | **Legend:** x = Don't care, n = value of SPBRGH, SPBRG register pair TABLE 10-4: REGISTERS ASSOCIATED WITH THE BAUD RATE GENERATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 Value on all | | Value on<br>all other<br>Resets | |---------|--------|-------|-------|-------|-------|-------|-------|--------------------|-----------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for the Baud Rate Generator. TABLE 10-5: BAUD RATES FOR ASYNCHRONOUS MODES | | | | | | SYNC | C = 0, BRGH | l = 0, BRG | <b>316 =</b> 0 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|----------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fosc | = 20.00 | 0 MHz | Fosc = 18.432 MHz | | | Fosc = 11.0592 MHz | | | Fosc = 8.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | _ | _ | _ | | _ | _ | _ | _ | _ | | _ | _ | | 1200 | 1221 | 1.73 | 255 | 1200 | 0.00 | 239 | 1200 | 0.00 | 143 | 1202 | 0.16 | 103 | | 2400 | 2404 | 0.16 | 129 | 2400 | 0.00 | 119 | 2400 | 0.00 | 71 | 2404 | 0.16 | 51 | | 9600 | 9470 | -1.36 | 32 | 9600 | 0.00 | 29 | 9600 | 0.00 | 17 | 9615 | 0.16 | 12 | | 10417 | 10417 | 0.00 | 29 | 10286 | -1.26 | 27 | 10165 | -2.42 | 16 | 10417 | 0.00 | 11 | | 19.2k | 19.53k | 1.73 | 15 | 19.20k | 0.00 | 14 | 19.20k | 0.00 | 8 | _ | _ | _ | | 57.6k | _ | _ | _ | 57.60k | 0.00 | 7 | 57.60k | 0.00 | 2 | _ | _ | _ | | 115.2k | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | SYNC | C = 0, BRGH | I = 0, BRG | <b>316</b> = 0 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|----------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fos | c = 4.000 | ) MHz | Fosc = 3.6864 MHz | | | Fosc = 2.000 MHz | | | Fosc = 1.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | 300 | 0.16 | 207 | 300 | 0.00 | 191 | 300 | 0.16 | 103 | 300 | 0.16 | 51 | | 1200 | 1202 | 0.16 | 51 | 1200 | 0.00 | 47 | 1202 | 0.16 | 25 | 1202 | 0.16 | 12 | | 2400 | 2404 | 0.16 | 25 | 2400 | 0.00 | 23 | 2404 | 0.16 | 12 | _ | _ | _ | | 9600 | _ | _ | _ | 9600 | 0.00 | 5 | _ | _ | _ | _ | _ | _ | | 10417 | 10417 | 0.00 | 5 | _ | _ | _ | 10417 | 0.00 | 2 | _ | _ | _ | | 19.2k | _ | _ | _ | 19.20k | 0.00 | 2 | _ | _ | _ | _ | _ | _ | | 57.6k | _ | _ | _ | 57.60k | 0.00 | 0 | _ | _ | _ | _ | _ | _ | | 115.2k | _ | _ | _ | _ | _ | _ | _ | _ | _ | İ | _ | _ | | | | | | | SYNC | = 0, BRGH | l = 1, BRO | <b>616 =</b> 0 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|----------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fosc | = 20.00 | 0 MHz | Fosc = 18.432 MHz | | | Fosc = 11.0592 MHz | | | Fosc = 8.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1200 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 2400 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 2404 | 0.16 | 207 | | 9600 | 9615 | 0.16 | 129 | 9600 | 0.00 | 119 | 9600 | 0.00 | 71 | 9615 | 0.16 | 51 | | 10417 | 10417 | 0.00 | 119 | 10378 | -0.37 | 110 | 10473 | 0.53 | 65 | 10417 | 0.00 | 47 | | 19.2k | 19.23k | 0.16 | 64 | 19.20k | 0.00 | 59 | 19.20k | 0.00 | 35 | 19231 | 0.16 | 25 | | 57.6k | 56.82k | -1.36 | 21 | 57.60k | 0.00 | 19 | 57.60k | 0.00 | 11 | 55556 | -3.55 | 8 | | 115.2k | 113.64k | -1.36 | 10 | 115.2k | 0.00 | 9 | 115.2k | 0.00 | 5 | _ | _ | _ | TABLE 10-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | | SYNC | C = 0, BRGH | l = 1, BRG | <b>316 =</b> 0 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|----------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fos | c = 4.000 | ) MHz | Fosc = 3.6864 MHz | | | Fosc = 2.000 MHz | | | Fosc = 1.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 300 | 0.16 | 207 | | 1200 | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 103 | 1202 | 0.16 | 51 | | 2400 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 51 | 2404 | 0.16 | 25 | | 9600 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | 9615 | 0.16 | 12 | _ | _ | _ | | 10417 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 11 | 10417 | 0.00 | 5 | | 19.2k | 19.23k | 0.16 | 12 | 19.2k | 0.00 | 11 | _ | _ | _ | _ | _ | _ | | 57.6k | _ | _ | _ | 57.60k | 0.00 | 3 | _ | _ | _ | _ | _ | _ | | 115.2k | _ | _ | _ | 115.2k | 0.00 | 1 | _ | _ | _ | _ | _ | _ | | | | | | | SYNC | = 0, BRGH | I = 0, BRG | 616 = 1 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fosc | = 20.00 | 0 MHz | Fosc = 18.432 MHz | | | Fosc = 11.0592 MHz | | | Fosc = 8.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | 300.0 | -0.01 | 4166 | 300.0 | 0.00 | 3839 | 300.0 | 0.00 | 2303 | 299.9 | -0.02 | 1666 | | 1200 | 1200 | -0.03 | 1041 | 1200 | 0.00 | 959 | 1200 | 0.00 | 575 | 1199 | -0.08 | 416 | | 2400 | 2399 | -0.03 | 520 | 2400 | 0.00 | 479 | 2400 | 0.00 | 287 | 2404 | 0.16 | 207 | | 9600 | 9615 | 0.16 | 129 | 9600 | 0.00 | 119 | 9600 | 0.00 | 71 | 9615 | 0.16 | 51 | | 10417 | 10417 | 0.00 | 119 | 10378 | -0.37 | 110 | 10473 | 0.53 | 65 | 10417 | 0.00 | 47 | | 19.2k | 19.23k | 0.16 | 64 | 19.20k | 0.00 | 59 | 19.20k | 0.00 | 35 | 19.23k | 0.16 | 25 | | 57.6k | 56.818 | -1.36 | 21 | 57.60k | 0.00 | 19 | 57.60k | 0.00 | 11 | 55556 | -3.55 | 8 | | 115.2k | 113.636 | -1.36 | 10 | 115.2k | 0.00 | 9 | 115.2k | 0.00 | 5 | _ | _ | _ | | | | | | | SYNC | = 0, BRGH | l = 0, BRC | 316 = 1 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fos | c = 4.000 | ) MHz | Fosc = 3.6864 MHz | | | Fosc = 2.000 MHz | | | Fosc = 1.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | 300.1 | 0.04 | 832 | 300.0 | 0.00 | 767 | 299.8 | -0.108 | 416 | 300.5 | 0.16 | 207 | | 1200 | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 103 | 1202 | 0.16 | 51 | | 2400 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 51 | 2404 | 0.16 | 25 | | 9600 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | 9615 | 0.16 | 12 | _ | _ | _ | | 10417 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 11 | 10417 | 0.00 | 5 | | 19.2k | 19.23k | 0.16 | 12 | 19.20k | 0.00 | 11 | _ | _ | _ | _ | _ | _ | | 57.6k | _ | _ | _ | 57.60k | 0.00 | 3 | _ | _ | _ | _ | _ | _ | | 115.2k | _ | _ | _ | 115.2k | 0.00 | 1 | | _ | _ | _ | _ | | ## **PIC16F688** TABLE 10-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | SYNC = 0 | , BRGH | = 1, BRG16 | 16 = 1 or SYNC = 1, BRG16 = 1 | | | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|-------------------------------|------------|-----------------------------|------------------|------------|-----------------------------|--| | BAUD | Fosc | = 20.00 | 0 MHz | Fosc = 18.432 MHz | | | Fosc = 11.0592 MHz | | | Fosc = 8.000 MHz | | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | | 300 | 300.0 | 0.00 | 16665 | 300.0 | 0.00 | 15359 | 300.0 | 0.00 | 9215 | 300.0 | 0.00 | 6666 | | | 1200 | 1200 | -0.01 | 4166 | 1200 | 0.00 | 3839 | 1200 | 0.00 | 2303 | 1200 | -0.02 | 1666 | | | 2400 | 2400 | 0.02 | 2082 | 2400 | 0.00 | 1919 | 2400 | 0.00 | 1151 | 2401 | 0.04 | 832 | | | 9600 | 9597 | -0.03 | 520 | 9600 | 0.00 | 479 | 9600 | 0.00 | 287 | 9615 | 0.16 | 207 | | | 10417 | 10417 | 0.00 | 479 | 10425 | 0.08 | 441 | 10433 | 0.16 | 264 | 10417 | 0 | 191 | | | 19.2k | 19.23k | 0.16 | 259 | 19.20k | 0.00 | 239 | 19.20k | 0.00 | 143 | 19.23k | 0.16 | 103 | | | 57.6k | 57.47k | -0.22 | 86 | 57.60k | 0.00 | 79 | 57.60k | 0.00 | 47 | 57.14k | -0.79 | 34 | | | 115.2k | 116.3k | 0.94 | 42 | 115.2k | 0.00 | 39 | 115.2k | 0.00 | 23 | 117.6k | 2.12 | 16 | | | | | | | SYNC = 0 | , BRGH | = 1, BRG16 | = 1 or SY | 'NC = 1, | BRG16 = 1 | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fos | c = 4.000 | ) MHz | Fosc = 3.6864 MHz | | | Fosc = 2.000 MHz | | | Fosc = 1.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | 300.0 | 0.01 | 3332 | 300.0 | 0.00 | 3071 | 299.9 | -0.02 | 1666 | 300.1 | 0.04 | 832 | | 1200 | 1200 | 0.04 | 832 | 1200 | 0.00 | 767 | 1199 | -0.08 | 416 | 1202 | 0.16 | 207 | | 2400 | 2398 | 0.08 | 416 | 2400 | 0.00 | 383 | 2404 | 0.16 | 207 | 2404 | 0.16 | 103 | | 9600 | 9615 | 0.16 | 103 | 9600 | 0.00 | 95 | 9615 | 0.16 | 51 | 9615 | 0.16 | 25 | | 10417 | 10417 | 0.00 | 95 | 10473 | 0.53 | 87 | 10417 | 0.00 | 47 | 10417 | 0.00 | 23 | | 19.2k | 19.23k | 0.16 | 51 | 19.20k | 0.00 | 47 | 19.23k | 0.16 | 25 | 19.23k | 0.16 | 12 | | 57.6k | 58.82k | 2.12 | 16 | 57.60k | 0.00 | 15 | 55.56k | -3.55 | 8 | _ | _ | _ | | 115.2k | 111.1k | -3.55 | 8 | 115.2k | 0.00 | 7 | _ | _ | _ | _ | _ | _ | #### 10.3.1 AUTO-BAUD DETECT The EUSART module supports automatic detection and calibration of the baud rate. In the Auto-Baud Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. The Baud Rate Generator is used to time the period of a received 55h (ASCII "U") which is the Sync character for the LIN bus. The unique feature of this character is that it has five rising edges including the Stop bit edge. Setting the ABDEN bit of the BAUDCTL register starts the auto-boot sequence (Figure 10-6). While the ABD sequence takes place, the EUSART state machine is held in Idle. On the first rising edge of the receive line, after the Start bit, the SPBRG begins counting up using the BRG counter clock as shown in Table 10-6. The fifth rising edge will occur on the RX pin at the end of the eighth bit period. At that time, an accumulated value totaling the proper BRG period is left in SPBRGH, SPBRG register pair, the ABDEN bit is automatically cleared and the RCIF interrupt flag is set. The value in the RCREG needs to be read to clear the RCIF interrupt. RCREG content should be discarded. When calibrating for modes that do not use the SPBRGH register the user can verify that the SPBRG register did not overflow by checking for 00h in the SPBRGH register. The BRG auto-baud clock is determined by the BRG16 and BRGH bits as shown in Table 10-6. During ABD, both the SPBRGH and SPBRG registers are used as a 16-bit counter, independent of the BRG16 bit setting. While calibrating the baud rate period, the SPBRGH and SPBRG registers are clocked at 1/8th the BRG base clock rate. The resulting byte measurement is the average bit time when clocked at full speed. - Note 1: If the WUE bit is set with the ABDEN bit, auto-baud detection will occur on the byte following the Break character (see Section 10.3.3 "Auto-Wake-up on Break"). - 2: It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible due to bit error rates. Overall system timing and communication baud rates must be taken into consideration when using the Auto-Baud Detect feature. - 3: During the auto-baud process, the auto-baud counter starts counting at 1. Upon completion of the auto-baud sequence, to achieve maximum accuracy, subtract 1 from the SPBRGH:SPBRG register pair. TABLE 10-6: BRG COUNTER CLOCK RATES | BRG16 | BRGH | BRG Base<br>Clock | BRG ABD<br>Clock | |-------|------|-------------------|------------------| | 0 | 0 | Fosc/64 | Fosc/512 | | 0 | 1 | Fosc/16 | Fosc/128 | | 1 | 0 | Fosc/16 | Fosc/128 | | 1 | 1 | Fosc/4 | Fosc/32 | Note: During the ABD sequence, SPBRG and SPBRGH registers are both used as a 16-bit counter, independent of BRG16 setting. FIGURE 10-6: AUTOMATIC BAUD RATE CALCULATION #### 10.3.2 AUTO-BAUD OVERFLOW During the course of automatic baud detection, the ABDOVF bit of the BAUDCTL register will be set if the baud rate counter overflows before the fifth rising edge is detected on the RX pin. The ABDOVF bit indicates that the counter has exceeded the maximum count that can fit in the 16 bits of the SPBRGH:SPBRG register pair. After the ABDOVF has been set, the counter continues to count until the fifth rising edge is detected on the RX pin. Upon detecting the fifth RX edge, the hardware will set the RCIF interrupt flag and clear the ABDEN bit of the BAUDCTL register. The RCIF flag can be subsequently cleared by reading the RCREG. The ABDOVF flag can be cleared by software directly. To terminate the auto-baud process before the RCIF flag is set, clear the ABDEN bit then clear the ABDOVF bit. The ABDOVF bit will remain set if the ABDEN bit is not cleared first. #### 10.3.3 AUTO-WAKE-UP ON BREAK During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper character reception cannot be performed. The Auto-Wake-up feature allows the controller to wake-up due to activity on the RX/DT line. This feature is available only in Asynchronous mode. The Auto-Wake-up feature is enabled by setting the WUE bit of the BAUDCTL register. Once set, the normal receive sequence on RX/DT is disabled, and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a wake-up signal character for the LIN protocol.) The EUSART module generates an RCIF interrupt coincident with the wake-up event. The interrupt is generated synchronously to the Q clocks in normal CPU operating modes (Figure 10-7), and asynchronously if the device is in Sleep mode (Figure 10-8). The interrupt condition is cleared by reading the RCREG register. The WUE bit is automatically cleared by the low-to-high transition on the RX line at the end of the Break. This signals to the user that the Break event is over. At this point, the EUSART module is in Idle mode waiting to receive the next character. #### 10.3.3.1 Special Considerations #### **Break Character** To avoid character errors or character fragments during a wake-up event, the wake-up character must be all zeros. When the wake-up is enabled the function works independent of the low time on the data stream. If the WUE bit is set and a valid non-zero character is received, the low time from the Start bit to the first rising edge will be interpreted as the wake-up event. The remaining bits in the character will be received as a fragmented character and subsequent characters can result in framing or overrun errors. Therefore, the initial character in the transmission must be all '0's. This must be 10 or more bit times, 13-bit times recommended for LIN bus, or any number of bit times for standard RS-232 devices. #### Oscillator Start-up Time Oscillator start-up time must be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS mode). The Sync Break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART. #### **WUE Bit** The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared in hardware by a rising edge on RX/DT. The interrupt condition is then cleared in software by reading the RCREG register and discarding its contents. To ensure that no actual data is lost, check the RCIDL. #### FIGURE 10-8: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING SLEEP #### 10.3.4 BREAK CHARACTER SEQUENCE The EUSART module has the capability of sending the special Break character sequences that are required by the LIN bus standard. A Break character consists of a Start bit, followed by 12 '0' bits and a Stop bit. To send a Break character, set the SENDB and TXEN bits of the TXSTA register. The Break character transmission is then initiated by a write to the TXREG. The value of data written to TXREG will be ignored and all '0's will be transmitted. The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN specification). The TRMT bit of the TXSTA register indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 10-9 for the timing of the Break character sequence. #### 10.3.4.1 Break and Sync Transmit Sequence The following sequence will start a message frame header made up of a Break, followed by an auto-baud Sync byte. This sequence is typical of a LIN bus master. - 1. Configure the EUSART for the desired mode. - Set the TXEN and SENDB bits to enable the Break sequence. - 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored). - Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer. - After the Break has been sent, the SENDB bit is reset by hardware and the Sync character is then transmitted. When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG. #### 10.3.5 RECEIVING A BREAK CHARACTER The Enhanced EUSART module can receive a Break character in two ways. The first method to detect a Break character uses the FERR bit of the RCSTA register and the Received data as indicated by RCREG. The Baud Rate Generator is assumed to have been initialized to the expected baud rate. A Break character has been received when; - · RCIF bit is set - · FERR bit is set - RCREG = 00h The second method uses the Auto-Wake-up feature described in **Section 10.3.3** "Auto-Wake-up on **Break**". By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt, and receive the next data byte followed by another interrupt. Note that following a Break character, the user will typically want to enable the Auto-Baud Detect feature. For both methods, the user can set the ABDEN bit of the BAUDCTL register before placing the EUSART in Sleep mode. #### 10.4 EUSART Synchronous Mode Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry. There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device. Start and Stop bits are not used in synchronous transmissions. #### 10.4.1 SYNCHRONOUS MASTER MODE The following bits are used to configure the EUSART for Synchronous Master operation: - SYNC = 1 - CSRC = 1 - SREN = 0 (for transmit); SREN = 1 (for receive) - CREN = 0 (for transmit); CREN = 1 (for receive) - SPFN = 1 Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXSTA register configures the device as a master. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART. If the RX/DT or TX/CK pins are shared with an analog peripheral the analog I/O functions must be disabled by clearing the corresponding ANSEL bits. #### 10.4.1.1 Master Clock Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TX/CK pin is automatically configured as an output when the EUSART is configured for synchronous transmit operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits. #### 10.4.1.2 Clock Polarity A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDCTL register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock. #### 10.4.1.3 Synchronous Master Transmission Data is transferred out of the device on the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation. A transmission is initiated by writing a character to the TXREG register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXREG. Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge. **Note:** The TSR register is not mapped in data memory, so it is not available to the user. ## 10.4.1.4 Synchronous Master Transmission Set-up: - Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 10.3 "EUSART Baud Rate Generator (BRG)"). - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - Disable Receive mode by clearing bits SREN and CREN. - 4. Enable Transmit mode by setting the TXEN bit. - 5. If 9-bit transmission is desired, set the TX9 bit. - If interrupts are desired, set the TXIE, GIE and PEIE interrupt enable bits. - If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit. - 8. Start transmission by loading data to the TXREG register. FIGURE 10-10: SYNCHRONOUS TRANSMISSION FIGURE 10-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) TABLE 10-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|----------|-------------|--------------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART | Fransmit Da | ata Register | r | | | • | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Transmission. #### 10.4.1.5 Synchronous Master Reception Data is received at the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically disabled when the EUSART is configured for synchronous master receive operation. In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register). When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence. To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are un-read characters in the receive FIFO. #### 10.4.1.6 Receive Overrun Error The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. #### 10.4.1.7 Receiving 9-bit Characters The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift 9-bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG. #### 10.4.1.8 Synchronous Master Reception Setup: - Initialize the SPBRGH, SPBRG register pair for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - 3. Ensure bits CREN and SREN are clear. - 4. If using interrupts, set the GIE and PEIE bits of the INTCON register and set RCIE. - 5. If 9-bit reception is desired, set bit RX9. - Start reception by setting the SREN bit or for continuous reception, set the CREN bit. - 7. Interrupt flag bit RCIF will be set when reception of a character is complete. An interrupt will be generated if the enable bit RCIE was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. FIGURE 10-12: SYNCHRONOUS RECEPTION (MASTER MODE, SREN) TABLE 10-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|----------|-------------|--------------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART | Fransmit Da | ata Register | r | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Reception. #### 10.4.2 SYNCHRONOUS SLAVE MODE The following bits are used to configure the EUSART for Synchronous slave operation: - SYNC = 1 - CSRC = 0 - SREN = 0 (for transmit); SREN = 1 (for receive) - CREN = 0 (for transmit); CREN = 1 (for receive) - SPEN = 1 Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART. If the RX/DT or TX/CK pins are shared with an analog peripheral the analog I/O functions must be disabled by clearing the corresponding ANSEL bits. # 10.4.2.1 EUSART Synchronous Slave Transmit The operation of the Synchronous Master and Slave modes are identical (see Section 10.4.1.3 "Synchronous Master Transmission"), except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - The first character will immediately transfer to the TSR register and transmit. - 2. The second word will remain in TXREG register. - 3. The TXIF bit will not be set. - After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set - If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine. # 10.4.2.2 Synchronous Slave Transmission Set-up: - Set the SYNC and SPEN bits and clear the CSRC bit. - 2. Clear the CREN and SREN bits. - If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the TXIE bit. - 4. If 9-bit transmission is desired, set the TX9 bit. - 5. Enable transmission by setting the TXEN bit. - 6. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit. - 7. Start transmission by writing the Least Significant 8 bits to the TXREG register. TABLE 10-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|----------|-------------|--------------|-----------|-----------|--------|--------|--------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ıta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART | Transmit Da | | 0000 0000 | 0000 0000 | | | | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Transmission. # 10.4.2.3 EUSART Synchronous Slave Reception The operation of the Synchronous Master and Slave modes is identical (Section 10.4.1.5 "Synchronous Master Reception"), with the following exceptions: - Sleep - CREN bit is always set, therefore the receiver is never Idle - · SREN bit, which is a "don't care" in Slave mode A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector. - 10.4.2.4 Synchronous Slave Reception Setup: - Set the SYNC and SPEN bits and clear the CSRC bit. - If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the RCIE bit. - 3. If 9-bit reception is desired, set the RX9 bit. - 4. Set the CREN bit to enable reception. - The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set. - If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register. - Retrieve the 8 Least Significant bits from the receive FIFO by reading the RCREG register. - If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. TABLE 10-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|----------|-------------|-------------|-----------|-----------|--------|--------|--------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART | Fransmit Da | | 0000 0000 | 0000 0000 | | | | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Reception. # 11.0 SPECIAL FEATURES OF THE CPU The PIC16F688 has a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving features and offer code protection. These features are: - Reset - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) - Interrupts - Watchdog Timer (WDT) - · Oscillator Selection - Sleep - · Code Protection - ID Locations - In-Circuit Serial Programming™ The PIC16F688 has two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 64 ms (nominal) on power-up only, designed to keep the part in Reset while the power supply stabilizes. There is also circuitry to reset the device if a brown-out occurs, which can use the Power-up Timer to provide at least a 64 ms Reset. With these three functions-on-chip, most applications need no external Reset circuitry. The Sleep mode is designed to offer a very low-current Power-Down mode. The user can wake-up from Sleep through: - · External Reset - · Watchdog Timer Wake-up - An interrupt Several oscillator options are also made available to allow the part to fit the application. The INTOSC option saves system cost while the LP crystal option saves power. A set of Configuration bits are used to select various options (see Register 11-1). ### 11.1 Configuration Bits The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1') to select various device configurations as shown in Register 11-1. These bits are mapped in program memory location 2007h. Note: Address 2007h is beyond the user program memory space. It belongs to the special configuration memory space (2000h-3FFFh), which can be accessed only during programming. See "PIC12F6XX/16F6XX Memory Programming Specification" (DS41204) for more information. #### REGISTER 11-1: CONFIG: CONFIGURATION WORD REGISTER | Reserved | Reserved | Reserved | Reserved | FCMEN | IESO | BOREN1 <sup>(1)</sup> | BOREN0 <sup>(1)</sup> | |----------|----------|----------|----------|-------|------|-----------------------|-----------------------| | bit 15 | | | | | | | bit 8 | | CPD <sup>(2)</sup> | CP <sup>(3)</sup> | MCLRE <sup>(4)</sup> | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | |--------------------|-------------------|----------------------|-------|------|-------|-------|-------| | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|----------------------|------------------------------------| | R = Readable bit | W = Writable bit | P = Programmable' | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 15-12 Reserved: Reserved bits. Do Not Use. bit 11 FCMEN: Fail-Safe Clock Monitor Enabled bit 1 = Fail-Safe Clock Monitor is enabled 0 = Fail-Safe Clock Monitor is disabled bit 10 IESO: Internal External Switchover bit 1 = Internal External Switchover mode is enabled 0 = Internal External Switchover mode is disabled BOREN<1:0>: Brown-out Reset Selection bits(1) bit 9-8 11 = BOR enabled 10 = BOR enabled during operation and disabled in Sleep 01 = BOR controlled by SBOREN bit of the PCON register 00 = BOR disabled CPD: Data Code Protection bit(2) bit 7 1 = Data memory code protection is disabled 0 = Data memory code protection is enabled CP: Code Protection bit(2) bit 6 1 = Program memory code protection is disabled 0 = Program memory code protection is enabled bit 5 MCLRE: MCLR Pin Function Select bit(3) $1 = \overline{MCLR}$ pin function is $\overline{MCLR}$ 0 = MCLR pin function is digital input, MCLR internally tied to VDD bit 4 **PWRTE:** Power-up Timer Enable bit 1 = PWRT disabled 0 = PWRT enabled WDTE: Watchdog Timer Enable bit bit 3 1 = WDT enabled 0 = WDT disabled bit 2-0 FOSC<2:0>: Oscillator Selection bits 111 = EXTRC oscillator: External RC on RA5/OSC1/CLKIN, CLKOUT function on RA4/OSC2/CLKOUT pin 110 = EXTRCIO oscillator: External RC on RA5/OSC1/CLKIN, I/O function on RA4/OSC2/CLKOUT pin 101 = INTOSC oscillator: CLKOUT function on RA4/OSC2/CLKOUT pin, I/O function on RA5/OSC1/CLKIN 100 = INTOSCIO oscillator: I/O function on RA4/OSC2/CLKOUT pin, I/O function on RA5/OSC1/CLKIN 011 = EC: I/O function on RA4/OSC2/CLKOUT pin, CLKIN on RA5/OSC1/CLKIN 010 = HS oscillator: High-speed crystal/resonator on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN 001 = XT oscillator: Crystal/resonator on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN 000 = LP oscillator: Low-power crystal on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN Note 1: Enabling Brown-out Reset does not automatically enable Power-up Timer. 2: The entire data EEPROM will be erased when the code protection is turned off. The entire program memory will be erased when the code protection is turned off. 3: When MCLR is asserted in INTOSC or RC mode, the internal clock oscillator is disabled. ### **PIC16F688** #### 11.2 Reset The PIC16F688 differentiates between various kinds of Reset: - a) Power-on Reset (POR) - b) WDT Reset during normal operation - c) WDT Reset during Sleep - d) MCLR Reset during normal operation - e) MCLR Reset during Sleep - f) Brown-out Reset (BOR) Some registers are not affected in any Reset condition; their status is unknown on POR and unchanged in any other Reset. Most other registers are reset to a "Reset state" on: - Power-on Reset - MCLR Reset - MCLR Reset during Sleep - WDT Reset - · Brown-out Reset (BOR) They are not affected by a WDT wake-up since this is viewed as the resumption of normal operation. TO and PD bits are set or cleared differently in different Reset situations, as indicated in Table 11-2. These bits are used in software to determine the nature of the Reset. See Table 11-4 for a full description of Reset states of all registers. A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 11-1. The MCLR Reset path has a noise filter to detect and ignore small pulses. See **Section 14.0** "**Electrical Specifications**" for pulse width specifications. #### FIGURE 11-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT #### 11.2.1 POWER-ON RESET The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. To take advantage of the POR, simply connect the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See Section 14.0 "Electrical Specifications" for details. If the BOR is enabled, the maximum rise time specification does not apply. The BOR circuitry will keep the device in Reset until VDD reaches VBOD (see Section 11.2.4 "Brown-Out Reset (BOR)"). Note: The POR circuit does not produce an internal Reset when VDD declines. To re-enable the POR, VDD must reach Vss for a minimum of 100 μs. When the device starts normal operation (exits the Reset condition), device operating parameters (i.e., voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. For additional information, refer to Application Note AN607, "Power-up Trouble Shooting" (DS00607). #### 11.2.2 MCLR PIC16F688 has a noise filter in the MCLR Reset path. The filter will detect and ignore small pulses. $\underline{\text{It shou}}\text{Id}$ be noted that a WDT Reset does not drive $\overline{\text{MCLR}}$ pin low. The behavior of the ESD protection on the MCLR pin has been altered from early devices of this family. Voltages applied to the pin that exceed its specification can result in both MCLR Resets and excessive current beyond the device specification during the ESD event. For this reason, Microchip recommends that the MCLR pin no longer be tied directly to VDD. The use of an RC network, as shown in Figure 11-2, is suggested. An internal $\overline{MCLR}$ option is enabled by clearing the $\underline{MCLRE}$ bit in the Configuration Word register. When $\overline{MCLRE}=0$ , the Reset signal to the chip is generated internally. When the $\overline{MCLRE}=1$ , the RA3/MCLR pin becomes an external Reset input. In this mode, the RA3/MCLR pin has a weak pull-up to VDD. FIGURE 11-2: RECOMMENDED MCLR CIRCUIT #### 11.2.3 POWER-UP TIMER (PWRT) The Power-up Timer provides a fixed 64 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates from the 31 kHz LFINTOSC oscillator. For more information, see **Section 3.5 "Internal Clock Modes"**. The chip is kept in Reset as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A Configuration bit, PWRTE, can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should be enabled when Brown-out Reset is enabled, although it is not required. The Power-up Timer delay will vary from chip-to-chip and vary due to: - VDD variation - · Temperature variation - · Process variation See DC parameters for details (Section 14.0 "Electrical Specifications"). Note: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 Ω should be used when applying a "low" level to the MCLR pin, rather than pulling this pin directly to Vss. ### 11.2.4 BROWN-OUT RESET (BOR) The BOREN0 and BOREN1 bits in the Configuration Word register selects one of four BOR modes. Two modes have been added to allow software or hardware control of the BOR enable. When BOREN<1:0> = 01, the SBOREN bit of the PCON register enables/disables the BOR, allowing it to be controlled in software. By selecting BOREN<1:0>, the BOR is automatically disabled in Sleep to conserve power and enabled on wake-up. In this mode, the SBOREN bit is disabled. See Register 11-1 for the Configuration Word definition. If VDD falls below VBOD for greater than parameter (TBOD) (see **Section 14.0** "**Electrical Specifications**"), the Brown-out situation will reset the device. This will occur regardless of VDD slew rate. A Reset is not insured to occur if VDD falls below VBOD for less than parameter (TBOD). On any Reset (Power-on, Brown-out Reset, Watchdog Timer, etc.), the chip will remain in Reset until VDD rises above VBOD (see Figure 11-3). The Power-up Timer will now be invoked, if enabled and will keep the chip in Reset an additional 64 ms. Note: The Power-up Timer is enabled by the $\overline{\text{PWRTE}}$ bit in the Configuration Word register. If VDD drops below VBOD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above VBOD, the Power-up Timer will execute a 64 ms Reset. FIGURE 11-3: BROWN-OUT SITUATIONS #### 11.2.5 TIME-OUT SEQUENCE On power-up, the time-out sequence is as follows: first, PWRT time-out is invoked after POR has expired, then OST is activated after the PWRT time-out has expired. The total time-out will vary based on oscillator configuration and PWRTE bit status. For example, in EC mode with PWRTE bit erased (PWRT disabled), there will be no time-out at all. Figure 11.2.1, Figure 11-5 and Figure 11-6 depict time-out sequences. The device can execute code from the INTOSC while OST is active by enabling Two-Speed Start-up or Fail-Safe Monitor (see Section 3.7.2 "Two-Speed Start-up Sequence" and Section 3.8 "Fail-Safe Clock Monitor"). Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then, bringing MCLR high will begin execution immediately (see Figure 11-5). This is useful for testing purposes or to synchronize more than one PIC16F688 device operating in parallel. Table 11-5 shows the Reset conditions for some special registers, while Table 11-4 shows the Reset conditions for all the registers. #### 11.2.6 POWER CONTROL (PCON) REGISTER The Power Control (PCON) register (address 8Eh) has two Status bits to indicate what type of Reset that last occurred. Bit 0 is BOR (Brown-out). BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent Resets to see if $\overline{BOR} = 0$ , indicating that a Brown-out has occurred. The BOR Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (BOREN<1:0> = 00 in the Configuration Word register). Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset has occurred (i.e., VDD may have gone too low). For more information, see Section 4.2.4 "Ultra Low-Power Wake-up" **Section 11.2.4** and "Brown-Out Reset (BOR)". **TABLE 11-1: TIME-OUT IN VARIOUS SITUATIONS** | Oscillator Configuration | Powe | er-up | Brown-o | Wake-up | | |--------------------------|------------------------|-------------|------------------------|-------------|-------------| | Oscillator Coringulation | PWRTE = 0 | PWRTE = 1 | PWRTE = 0 | PWRTE = 1 | from Sleep | | XT, HS, LP | TPWRT + 1024<br>• Tosc | 1024 • Tosc | TPWRT + 1024<br>• Tosc | 1024 • Tosc | 1024 • Tosc | | RC, EC, INTOSC | Tpwrt | _ | TPWRT | _ | _ | **TABLE 11-2: PCON BITS AND THEIR SIGNIFICANCE** | POR | BOR | TO | PD | Condition | |-----|-----|----|----|------------------------------------| | 0 | u | 1 | 1 | Power-on Reset | | 1 | 0 | 1 | 1 | Brown-out Reset | | u | u | 0 | u | WDT Reset | | u | u | 0 | 0 | WDT Wake-up | | u | u | u | u | MCLR Reset during normal operation | | u | u | 1 | 0 | MCLR Reset during Sleep | **Legend:** u = unchanged, x = unknown TABLE 11-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT RESET | Name | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> | |-----------------------|--------|--------|-------|-------|--------|--------|-------|-------|-------|-------|----------------------|------------------------------------------------| | CONFIG <sup>(2)</sup> | BOREN1 | BOREN0 | CPD | CP | MCLRE | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | | _ | | PCON | | | _ | _ | ULPWUE | SBOREN | _ | _ | POR | BOR | 01qq | 0uuu | | STATUS | | | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by BOR. Other (non Power-up) Resets include $\overline{MCLR}$ Reset and Watchdog Timer Reset during normal operation. Legend: Note See Configuration Word register (Register 11-1) for operation of all register bits. FIGURE 11-4: TIME-OUT SEQUENCE ON POWER-UP (DELAYED MCLR) FIGURE 11-5: TIME-OUT SEQUENCE ON POWER-UP (DELAYED MCLR) FIGURE 11-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR WITH VDD) TABLE 11-4: INITIALIZATION CONDITION FOR REGISTERS | Register | Address | Power-on<br>Reset | MCLR Reset<br>WDT Reset<br>Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep<br>through Interrupt<br>Wake-up from Sleep<br>through WDT Time-out | | | |------------|-------------------|-------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | W | _ | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | INDF | 00h/80h/100h/180h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | TMR0 | 01h/101h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | PCL | 02h/82h/102h/182h | 0000 0000 | 0000 0000 | PC + 1 <sup>(3)</sup> | | | | STATUS | 03h/83h/103h/183h | 0001 1xxx | 000q quuu <b>(4)</b> | uuuq quuu <sup>(4)</sup> | | | | FSR | 04h/84h/104h/184h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | PORTA | 05h/105h | x0 x000 | 00 0000 | uu uuuu | | | | PORTC | 07h/107h | xx 0000 | 00 0000 | uu uuuu | | | | PCLATH | 0Ah/8Ah/10Ah/18Ah | 0 0000 | 0 0000 | u uuuu | | | | INTCON | 0Bh/8Bh/10Bh/18Bh | 0000 000x | 0000 000x | uuuu uuuu <b>(2)</b> | | | | PIR1 | 0Ch | 0000 0000 | 0000 0000 | uuuu uuuu <b>(2)</b> | | | | TMR1L | 0Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | TMR1H | 0Fh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | T1CON | 10h | 0000 0000 | uuuu uuuu | -uuu uuuu | | | | BAUDCTL | 11h | 01-0 0-00 | 01-0 0-00 | uu-u u-uu | | | | SPBRGH | 12h | -000 0000 | -000 0000 | -uuu uuuu | | | | SPBRG | 13h | 0000 0000 | 0000 0000 | uuuu uuuu | | | | RCREG | 14h | 0000 0000 | 0000 0000 | uuuu uuuu | | | | TXREG | 15h | 0000 0000 | 0000 0000 | uuuu uuuu | | | | TXSTA | 16h | 0000 0010 | 0000 0010 | uuuu uuuu | | | | RCSTA | 17h | 000x 000x | 000x 000x | uuuu uuuu | | | | WDTCON | 18h | 0 1000 | 0 1000 | u uuuu | | | | CMCON0 | 19h | 0000 0000 | 0000 0000 | uuuu uuuu | | | | CMCON1 | 1Ah | 10 | 10 | uu | | | | ADRESH | 1Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | ADCON0 | 1Fh | 00-0 0000 | 00-0 0000 | uu-u uuuu | | | | OPTION_REG | 81h/181h | 1111 1111 | 1111 1111 | uuuu uuuu | | | | TRISA | 85h/185h | 11 1111 | 11 1111 | uu uuuu | | | | TRISC | 87h/187h | 11 1111 | 11 1111 | uu uuuu | | | | PIE1 | 8Ch | 0000 0000 | 0000 0000 | uuuu uuuu | | | | PCON | 8Eh | 010x | 0uuu <sup>(1,5)</sup> | uuuu | | | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', <math>q = value depends on condition. Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently. <sup>2:</sup> One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up). <sup>3:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). <sup>4:</sup> See Table 11-5 for Reset value for specific condition. **<sup>5:</sup>** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u. TABLE 11-4: INITIALIZATION CONDITION FOR REGISTERS (CONTINUED) | Register | Address | Power-on<br>Reset | MCLR Reset WDT Reset Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep<br>through interrupt Wake-up from Sleep<br>through WDT time-out | |----------|---------|-------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------| | OSCCON | 8Fh | -110 q000 | -110 q000 | -uuu uuuu | | OSCTUNE | 90h | 0 0000 | u uuuu | u uuuu | | ANSEL | 91h | 1111 1111 | 1111 1111 | uuuu uuuu | | WPUA | 95h | 11 -111 | 11 -111 | uuuu uuuu | | IOCA | 96h | 00 0000 | 00 0000 | uu uuuu | | EEDATH | 97h | 00 0000 | 00 0000 | uu uuuu | | EEADRH | 98h | 0000 | 0000 | uuuu | | VRCON | 99h | 0-0- 0000 | 0-0- 0000 | u-u- uuuu | | EEDAT | 9Ah | 0000 0000 | 0000 0000 | uuuu uuuu | | EEADR | 9Bh | 0000 0000 | 0000 0000 | uuuu uuuu | | EECON1 | 9Ch | x x000 | u q000 | u uuuu | | EECON2 | 9Dh | | | | | ADRESL | 9Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON1 | 9Fh | -000 | -000 | -uuu | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', <math>q = value depends on condition. Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently. - 2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up). - 3: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). - 4: See Table 11-5 for Reset value for specific condition. - **5:** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u. TABLE 11-5: INITIALIZATION CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | Status<br>Register | PCON<br>Register | |------------------------------------|-----------------------|--------------------|------------------| | Power-on Reset | 000h | 0001 1xxx | 010x | | MCLR Reset during normal operation | 000h | 000u uuuu | 0uuu | | MCLR Reset during Sleep | 000h | 0001 0uuu | 0uuu | | WDT Reset | 000h | 0000 uuuu | 0uuu | | WDT Wake-up | PC + 1 | uuu0 0uuu | uuuu | | Brown-out Reset | 000h | 0001 1uuu | 0110 | | Interrupt Wake-up from Sleep | PC + 1 <sup>(1)</sup> | uuu1 0uuu | uuuu | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'. Note 1: When the wake-up is due to an interrupt and Global Interrupt Enable bit, GIE, is set, the PC is loaded with the interrupt vector (0004h) after execution of PC + 1. #### 11.3 Interrupts The PIC16F688 has multiple sources of interrupt: - External Interrupt RA2/INT - TMR0 Overflow Interrupt - PORTA Change Interrupts - · 2 Comparator Interrupts - A/D Interrupt - Timer1 Overflow Interrupt - EEPROM Data Write Interrupt - Fail-Safe Clock Monitor Interrupt - · EUSART Receive and Transmit interrupts The Interrupt Control (INTCON) register and Peripheral Interrupt Request 1 (PIR1) register record individual interrupt requests in flag bits. The INTCON register also has individual and global interrupt enable bits. A Global Interrupt Enable bit, GIE bit of the INTCON register, enables (if set) all unmasked interrupts, or disables (if cleared) all interrupts. Individual interrupts can be disabled through their corresponding enable bits in the INTCON register and PIE1 register. GIE is cleared on Reset. The Return from Interrupt instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables unmasked interrupts. The following interrupt flags are contained in the INTCON register: - INT Pin Interrupt - PORTA Change Interrupt - TMR0 Overflow Interrupt The peripheral interrupt flags are contained in the special register, PIR1. The corresponding interrupt enable bit is contained in special register, PIE1. The following interrupt flags are contained in the PIR1 register: - EEPROM Data Write Interrupt - A/D Interrupt - EUSART Receive and Transmit Interrupts - · 2 Comparator Interrupts - Timer1 Overflow Interrupt - · Fail-Safe Clock Monitor Interrupt When an interrupt is serviced: - The GIE is cleared to disable any further interrupt. - The return address is pushed onto the stack. - The PC is loaded with 0004h. For external interrupt events, such as the INT pin or PORTA change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends upon when the interrupt event occurs (see Figure 11-8). The latency is the same for one or two-cycle instructions. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid multiple interrupt requests. - Note 1: Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit. - 2: When an instruction that clears the GIE bit is executed, any interrupts that were pending for execution in the next cycle are ignored. The interrupts, which were ignored, are still pending to be serviced when the GIE bit is set again. For additional information on Timer1, A/D or data EEPROM modules, refer to the respective peripheral section. #### 11.3.1 RA2/INT INTERRUPT External interrupt on RA2/INT pin is edge-triggered; either rising if the INTEDG bit of the OPTION register is set, or falling if the INTEDG bit is clear. When a valid edge appears on the RA2/INT pin, the INTF bit of the INTCON register is set. This interrupt can be disabled by clearing the INTE control bit of the INTCON register. The INTF bit must be cleared in software in the Interrupt Service Routine before re-enabling this interrupt. The RA2/INT interrupt can wake-up the processor from Sleep if the INTE bit was set prior to going into Sleep. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up (0004h). See Section 11.6 "Power-Down Mode (Sleep)" for details on Sleep and Figure 11-10 for timing of wake-up from Sleep through RA2/INT interrupt. Note: The ANSEL (91h) and CMCON0 (19h) registers must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'. #### 11.3.2 TIMERO INTERRUPT An overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set the T0IF of the INTCON register bit. The interrupt can be enabled/disabled by setting/clearing T0IE bit of the INTCON register. See **Section 5.0 "Timer0 Module"** for operation of the Timer0 module. #### 11.3.3 PORTA INTERRUPT An input change on PORTA change sets the RAIF bit of the INTCON register. The interrupt can be enabled/disabled by setting/clearing the RAIE bit of the INTCON register. Plus, individual pins can be configured through the IOCA register. Note: If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RAIF interrupt flag may not get set. FIGURE 11-7: INTERRUPT LOGIC FIGURE 11-8: INT PIN INTERRUPT TIMING - Note 1: INTF flag is sampled here (every Q1). - 2: Asynchronous interrupt latency = 3-4 Tcy. Synchronous latency = 3 Tcy, where Tcy = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a two-cycle instruction. - 3: CLKOUT is available only in INTOSC and RC Oscillator modes. - 4: For minimum width of INT pulse, refer to AC specifications in Section 14.0 "Electrical Specifications". - 5: INTF is enabled to be set any time during the Q4-Q1 cycles. #### TABLE 11-6: SUMMARY OF REGISTERS ASSOCIATED WITH INTERRUPTS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-------|-------|-------|-------|-------|-------|-------|--------|----------------------|---------------------------------| | INTCON | GIE | PEIE | TOIE | INTE | RAIE | T0IF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends upon condition. Shaded cells are not used by the Interrupt module. ### 11.4 Context Saving During Interrupts During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (e.g., W and Status registers). This must be implemented in software. Since the lower 16 bytes of all banks are common in the PIC16F688 (see Figure 2-2), temporary holding registers, W\_TEMP and STATUS\_TEMP, should be placed in here. These 16 locations do not require banking and therefore, make it easier to context save and restore. The same code shown in Example 11-1 can be used to: - · Store the W register - · Store the Status register - · Execute the ISR code - · Restore the Status (and Bank Select Bit register) - · Restore the W register Note: The PIC16F688 normally does not require saving the PCLATH. However, if computed GOTO's are used in the ISR and the main code, the PCLATH must be saved and restored in the ISR. #### **EXAMPLE 11-1: SAVING STATUS AND W REGISTERS IN RAM** ``` MOVWF W_TEMP ;Copy W to TEMP register STATUS, W SWAPF ;Swap status to be saved into W ; Swaps are used because they do not affect the status bits MOVWF STATUS_TEMP ;Save status to bank zero STATUS_TEMP register :(ISR) ; Insert user code here SWAPF STATUS_TEMP,W ;Swap STATUS_TEMP register into W ; (sets bank to original state) MOVWF STATUS ; Move W into STATUS register W TEMP,F SWAPF ;Swap W_TEMP SWAPF W_TEMP,W ;Swap W_TEMP into W ``` ### 11.5 Watchdog Timer (WDT) The WDT has the following features: - Operates from the LFINTOSC (31 kHz) - · Contains a 16-bit prescaler - Shares an 8-bit prescaler with Timer0 - Time-out period is from 1 ms to 268 seconds - · Configuration bit and software controlled WDT is cleared under certain conditions described in Table 11-7. #### 11.5.1 WDT OSCILLATOR The WDT derives its time base from the 31 kHz LFINTOSC. The LTS bit does not reflect that the LFINTOSC is enabled. The value of WDTCON is '---0 1000' on all Resets. This gives a nominal time base of 16 ms, which is compatible with the time base generated with previous PIC16F688 microcontroller versions. Note: When the Oscillator Start-up Timer (OST) is invoked, the WDT is held in Reset, because the WDT Ripple Counter is used by the OST to perform the oscillator delay count. When the OST count has expired, the WDT will begin counting (if enabled). A new prescaler has been added to the path between the INTRC and the multiplexers used to select the path for the WDT. This prescaler is 16 bits and can be programmed to divide the INTRC by 32 to 65536, giving the WDT a nominal range of 1 ms to 268s. #### 11.5.2 WDT CONTROL The WDTE bit is located in the Configuration Word register. When set, the WDT runs continuously. When the WDTE bit in the Configuration Word register is set, the SWDTEN bit of the WDTCON register has no effect. If WDTE is clear, then the SWDTEN bit can be used to enable and disable the WDT. Setting the bit will enable it and clearing the bit will disable it. The PSA and PS<2:0> bits of the OPTION register have the same function as in previous versions of the PIC16F688 family of microcontrollers. See **Section 5.0** "**Timer0 Module**" for more information. #### FIGURE 11-9: WATCHDOG TIMER BLOCK DIAGRAM #### TABLE 11-7: WDT STATUS | Conditions | WDT | | |---------------------------------------------------------|------------------------------|--| | WDTE = 0 | | | | CLRWDT Command | Classad | | | Oscillator Fail Detected | Cleared | | | Exit Sleep + System Clock = T1OSC, EXTRC, INTRC, EXTCLK | | | | Exit Sleep + System Clock = XT, HS, LP | Cleared until the end of OST | | #### REGISTER 11-2: WDTCON: WATCHDOG TIMER CONTROL REGISTER | U-0 | U-0 | U-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|--------|--------|--------|--------|--------| | _ | _ | _ | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | SWDTEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-5 **Unimplemented:** Read as '0' bit 4-1 WDTPS<3:0>: Watchdog Timer Period Select bits Bit Value = Prescale Rate 0000 = 1:32 0001 = 1:64 0010 = 1:128 0011 = 1:256 0100 = 1:512 (Reset value) 0101 = 1:1024 0110 = 1:2048 0111 = 1:4096 1000 = 1:8192 1001 = 1:16384 1010 = 1:32768 1011 = 1:65536 1100 = Reserved 1101 = Reserved 1110 = Reserved 1111 = Reserved bit 0 **SWDTEN:** Software Enable or Disable the Watchdog Timer<sup>(1)</sup> 1 = WDT is turned on 0 = WDT is turned off (Reset value) **Note 1:** If WDTE Configuration bit = 1, then WDT is always enabled, irrespective of this control bit. If WDTE Configuration bit = 0, then it is possible to turn WDT on/off with this control bit. #### TABLE 11-8: SUMMARY OF REGISTERS ASSOCIATED WITH WATCHDOG TIMER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |------------|-------|--------|-------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | WDTCON | _ | _ | _ | WDTPS3 | WDTPS2 | WSTPS1 | WDTPS0 | SWDTEN | 0 1000 | 0 1000 | | OPTION_REG | RAPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | CONFIG | CPD | CP | MCLRE | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | _ | _ | **Legend:** Shaded cells are not used by the Watchdog Timer. Note 1: See Register 11.0 for operation of all Configuration Word register bits. #### 11.6 Power-Down Mode (Sleep) The Power-down mode is entered by executing a SLEEP instruction. If the Watchdog Timer is enabled: - · WDT will be cleared but keeps running. - PD bit in the Status register is cleared. - TO bit is set. - · Oscillator driver is turned off. - I/O ports maintain the status they had before SLEEP was executed (driving high, low or high-impedance). For lowest current consumption in this mode, all I/O pins should be either at VDD or Vss, with no external circuitry drawing current from the I/O pin, and the comparators and CVREF should be disabled. I/O pins that are high-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTA should be considered. The $\overline{\text{MCLR}}$ pin must be at a logic high level. Note: It should be noted that a Reset generated by a WDT time-out does not drive MCLR pin low. #### 11.6.1 WAKE-UP FROM SLEEP The device can wake-up from Sleep through one of the following events: - 1. External Reset input on $\overline{MCLR}$ pin. - Watchdog Timer wake-up (if WDT was enabled). - Interrupt from RA2/INT pin, PORTA change or a peripheral interrupt. The first event will cause a device Reset. The two latter events are considered <u>a</u> continuation of program execution. The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits in the Status register can <u>be</u> used to determine the cause of device Reset. The $\overline{\text{PD}}$ bit, which is set on power-up, is cleared when Sleep is invoked. $\overline{\text{TO}}$ bit is cleared if WDT wake-up occurred. The following peripheral interrupts can wake the device from Sleep: - 1. Timer1 interrupt. Timer1 must be operating as an asynchronous counter. - 2. A/D conversion (when A/D clock source is FRC). - EEPROM write operation completion. - 4. Comparator output changes state. - Interrupt-on-change. - 6. External Interrupt from INT pin. - 7. EUSART Receive Interrupt. - 8. ULPWU Interrupt. Other peripherals cannot generate interrupts since during Sleep, no on-chip clocks are present. When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction, then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction. Note: If the global interrupts are disabled (GIE is cleared), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bits set, the device will immediately wake-up from Sleep. The SLEEP instruction is completely executed. The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up. #### 11.6.2 WAKE-UP USING INTERRUPTS When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur: - If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will not be cleared, the TO bit will not be set and the PD bit will not be cleared. - If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from Sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will be cleared, the TO bit will be set and the PD bit will be cleared. Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP. To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction. 4: CLKOUT is not available in XT, HS, LP or EC Oscillator modes, but shown here for timing reference. #### 11.7 Code Protection If the code protection bit(s) have not been programmed, the on-chip program memory can be read out using ICSP for verification purposes. Note: The entire data EEPROM and Flash program memory will be erased when the code protection is turned off. See the "PIC12F6XX/16F6XX Memory Programming Specification" (DS41204) for more information. #### 11.8 ID Locations Four memory locations (2000h-2003h) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution but are readable and writable during Program/Verify mode. Only the Least Significant 7 bits of the ID locations are used. ### 11.9 In-Circuit Serial Programming This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. The device is placed into a Program/Verify mode by holding the RA0 and RA1 pins low, while raising the MCLR (VPP) pin from VIL to VIHH. See the "PIC12F6XX/16F6XX Memory Programming Specification" (DS41204) for more information. RA0 becomes the programming data and RA1 becomes the programming clock. Both RA0 and RA1 are Schmitt Trigger inputs in Program/Verify mode. A typical In-Circuit Serial Programming connection is shown in Figure 11-11. FIGURE 11-11: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION #### 11.10 In-Circuit Debugger Since in-circuit debugging requires access to the data and MCLR pins, MPLAB® ICD 2 development with an 14-pin device is not practical. A special 20-pin PIC16F688 ICD device is used with MPLAB ICD 2 to provide separate clock, data and MCLR pins and frees all normally available pins to the user. A special debugging adapter allows the ICD device to be used in place of a PIC16F688 device. The debugging adapter is the only source of the ICD device. When the ICD pin on the PIC16F688 ICD device is held low, the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB ICD 2. When the microcontroller has this feature enabled, some of the resources are not available for general use. Table 11-9 shows which features are consumed by the background debugger: TABLE 11-9: DEBUGGER RESOURCES | Resource | Description | |----------------|-------------------------------------| | I/O pins | ICDCLK, ICDDATA | | Stack | 1 level | | Program Memory | Address 0h must be NOP<br>700h-7FFh | For more information, see "MPLAB® ICD 2 In-Circuit Debugger User's Guide" (DS51331), available on Microchip's web site (www.microchip.com). FIGURE 11-12: 20-PIN ICD PINOUT # PIC16F688 **NOTES:** #### 12.0 INSTRUCTION SET SUMMARY The PIC16F688 instruction set is highly orthogonal and is comprised of three basic categories: - Byte-oriented operations - Bit-oriented operations - · Literal and control operations Each PIC16 instruction is a 14-bit word divided into an **opcode**, which specifies the instruction type and one or more **operands**, which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 12-1, while the various opcode fields are summarized in Table 12-1. Table 12-2 lists the instructions recognized by the MPASM $^{TM}$ assembler. For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction. For **bit-oriented** instructions, 'b' represents a bit field designator, which selects the bit affected by the operation, while 'f' represents the address of the file in which the bit is located. For **literal and control** operations, 'k' represents an 8-bit or 11-bit constant, or literal value. One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution time of 1 $\mu s.$ All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second cycle executed as a NOP. All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit. #### 12.1 Read-Modify-Write Operations Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register. For example, a CLRF PORTA instruction will read PORTA, clear all the data bits, then write the result back to PORTA. This example would have the unintended consequence of clearing the condition that set the RAIF flag. TABLE 12-1: OPCODE FIELD DESCRIPTIONS | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f | Register file address (0x00 to 0x7F) | | W | Working register (accumulator) | | b | Bit address within an 8-bit file register | | k | Literal field, constant data or label | | х | Don't care location (= 0 or 1). The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. | | d | Destination select; $d = 0$ : store result in W, $d = 1$ : store result in file register f. Default is $d = 1$ . | | PC | Program Counter | | TO | Time-out bit | | С | Carry bit | | DC | Digit carry bit | | Z | Zero bit | | PD | Power-down bit | # FIGURE 12-1: GENERAL FORMAT FOR INSTRUCTIONS ### **PIC16F688** TABLE 12-2: PIC16F684 INSTRUCTION SET | Mnemonic,<br>Operands | | Description | | | 14-Bit ( | Opcode | ) | Status | Notes | |-----------------------|----------------------------------------|------------------------------|---------|--------|----------|--------|------|-----------------------------------|---------| | | | | | MSb | | | LSb | Affected | Notes | | | BYTE-ORIENTED FILE REGISTER OPERATIONS | | | | | | | | | | ADDWF | f, d | Add W and f | 1 | 00 | 0111 | dfff | ffff | C, DC, Z | 1, 2 | | ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 1, 2 | | CLRF | f | Clear f | 1 | 00 | 0001 | lfff | ffff | Z | 2 | | CLRW | _ | Clear W | 1 | 00 | 0001 | 0xxx | xxxx | Z | | | COMF | f, d | Complement f | 1 | 00 | 1001 | dfff | ffff | Z | 1, 2 | | DECF | f, d | Decrement f | 1 | 00 | 0011 | dfff | ffff | Z | 1, 2 | | DECFSZ | f, d | Decrement f, Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff | | 1, 2, 3 | | INCF | f, d | Increment f | ì | 0.0 | 1010 | dfff | ffff | Z | 1, 2 | | INCFSZ | f, d | Increment f, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff | | 1, 2, 3 | | IORWF | f, d | Inclusive OR W with f | ì | 0.0 | 0100 | dfff | ffff | Z | 1, 2 | | MOVF | f, d | Move f | 1 | 00 | 1000 | dfff | ffff | Z | 1, 2 | | MOVWF | f | Move W to f | 1 | 00 | 0000 | lfff | ffff | | | | NOP | _ | No Operation | 1 | 0.0 | 0000 | 0xx0 | 0000 | | | | RLF | f, d | Rotate Left f through Carry | 1 | 0.0 | 1101 | dfff | ffff | С | 1, 2 | | RRF | f, d | Rotate Right f through Carry | 1 | 00 | 1100 | dfff | ffff | С | 1, 2 | | SUBWF | f, d | Subtract W from f | 1 | 0.0 | 0010 | dfff | ffff | C, DC, Z | 1, 2 | | SWAPF | f, d | Swap nibbles in f | 1 | 00 | 1110 | dfff | ffff | | 1, 2 | | XORWF | f, d | Exclusive OR W with f | 1 | 00 | 0110 | dfff | ffff | Z | 1, 2 | | | | BIT-ORIENTED FILE REGIST | ER OPER | RATION | IS | | | | | | BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff | | 1, 2 | | BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff | | 1, 2 | | BTFSC | f, b | Bit Test f, Skip if Clear | 1 (2) | 01 | 10bb | bfff | ffff | | 3 | | BTFSS | f, b | Bit Test f, Skip if Set | 1 (2) | 01 | 11bb | bfff | ffff | | 3 | | | | LITERAL AND CONTROL | OPERAT | IONS | | | | | | | ADDLW | k | Add literal and W | 1 | 11 | 111x | kkkk | kkkk | C, DC, Z | | | ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z | | | CALL | k | Call Subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | $\overline{TO}$ , $\overline{PD}$ | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z | | | MOVLW | k | Move literal to W | 1 | 11 | 00xx | kkkk | kkkk | | | | RETFIE | _ | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 01xx | kkkk | kkkk | | | | RETURN | _ | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | SLEEP | _ | Go into Standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO, PD | | | SUBLW | k | Subtract W from literal | 1 | 11 | 110x | kkkk | kkkk | C, DC, Z | | | XORLW | k | Exclusive OR literal with W | 1 | 11 | 1010 | kkkk | kkkk | Z | | Note 1: When an I/O register is modified as a function of itself (e.g., MOVF GPIO, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. <sup>2:</sup> If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module. <sup>3:</sup> If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. ### 12.2 Instruction Descriptions | ADDLW | Add literal and W | |------------------|-------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $(W) + k \rightarrow (W)$ | | Status Affected: | C, DC, Z | | Description: | The contents of the W register are added to the eight-bit literal 'k' and the result is placed in the W register. | | BCF | Bit Clear f | |------------------|-------------------------------------| | Syntax: | [ label ] BCF f,b | | Operands: | $0 \le f \le 127$ $0 \le b \le 7$ | | Operation: | $0 \rightarrow (f < b >)$ | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is cleared. | | ADDWF | Add W and f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ADDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) + (f) $\rightarrow$ (destination) | | Status Affected: | C, DC, Z | | Description: | Add the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | BSF | Bit Set f | |------------------|--------------------------------------| | Syntax: | [ label ] BSF f,b | | Operands: | $0 \le f \le 127$<br>$0 \le b \le 7$ | | Operation: | $1 \rightarrow (f < b >)$ | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is set. | | | | | ANDLW | AND literal with W | |------------------|---------------------------------------------------------------------------------------------------------------| | Syntax: | [ label] ANDLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .AND. $(k) \rightarrow (W)$ | | Status Affected: | Z | | Description: | The contents of W register are AND'ed with the eight-bit literal 'k'. The result is placed in the W register. | | BTFSC | Bit Test f, Skip if Clear | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] BTFSC f,b | | Operands: | $0 \le f \le 127$<br>$0 \le b \le 7$ | | Operation: | skip if $(f < b >) = 0$ | | Status Affected: | None | | Description: | If bit 'b' in register 'f' is '1', the next instruction is executed. If bit 'b', in register 'f', is '0', the next instruction is discarded, and a NOP is executed instead, making this a two-cycle instruction. | | ANDWF | AND W with f | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ANDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | AND the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | BTFSS | Bit Test f, Skip if Set | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] BTFSS f,b | | Operands: | $0 \le f \le 127$<br>$0 \le b < 7$ | | Operation: | skip if $(f < b >) = 1$ | | Status Affected: | None | | Description: | If bit 'b' in register 'f' is '0', the next instruction is executed. If bit 'b' is '1', then the next instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. | | CLRWDT | Clear Watchdog Timer | |------------------|-----------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] CLRWDT | | Operands: | None | | Operation: | 00h → WDT<br>0 → WDT prescaler,<br>1 → $\overline{10}$<br>1 → $\overline{PD}$ | | Status Affected: | TO, PD | | Description: | CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits TO and PD are set. | | CALL | Call Subroutine | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | | Operands: | $0 \leq k \leq 2047$ | | Operation: | $\begin{split} &(PC)\text{+ 1} \rightarrow TOS, \\ &k \rightarrow PC < 10:0>, \\ &(PCLATH < 4:3>) \rightarrow PC < 12:11> \end{split}$ | | Status Affected: | None | | Description: | Call Subroutine. First, return address (PC + 1) is pushed onto the stack. The eleven-bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction. | | COMF | Complement f | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] COMF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(\overline{f}) \rightarrow (destination)$ | | Status Affected: | Z | | Description: | The contents of register 'f' are complemented. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f'. | | CLRF | Clear f | |------------------|----------------------------------------------------------------| | Syntax: | [label] CLRF f | | Operands: | $0 \leq f \leq 127$ | | Operation: | $00h \to (f)$ $1 \to Z$ | | Status Affected: | Z | | Description: | The contents of register 'f' are cleared and the Z bit is set. | | DECF | Decrement f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] DECF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) - 1 $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | CLRW | Clear W | |------------------|---------------------------------------------| | Syntax: | [label] CLRW | | Operands: | None | | Operation: | $00h \to (W)$ $1 \to Z$ | | Status Affected: | Z | | Description: | W register is cleared. Zero bit (Z) is set. | | DECFSZ | Decrement f, Skip if 0 | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] DECFSZ f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) - 1 $\rightarrow$ (destination);<br>skip if result = 0 | | Status Affected: | None | | Description: | The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '1', the next instruction is executed. If the result is '0', then a NOP is executed instead, making it a two-cycle instruction. | | INCFSZ | Increment f, Skip if 0 | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] INCFSZ f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0 | | Status Affected: | None | | Description: | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '1', the next instruction is executed. If the result is '0', a NOP is executed instead, making it a two-cycle instruction. | | GOTO | Unconditional Branch | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] GOTO k | | Operands: | $0 \leq k \leq 2047$ | | Operation: | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11> | | Status Affected: | None | | Description: | GOTO is an unconditional branch. The eleven-bit immediate value is loaded into PC bits <10:0>. The upper bits of PC are loaded from PCLATH<4:3>. GOTO is a two-cycle instruction. | | IORLW | Inclusive OR literal with W | |------------------|------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] IORLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .OR. $k \rightarrow (W)$ | | Status Affected: | Z | | Description: | The contents of the W register are OR'ed with the eight-bit literal 'k'. The result is placed in the W register. | | INCF | Increment f | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] INCF f,d | | Operands: | $0 \le f \le 127$<br>d $\in [0,1]$ | | Operation: | (f) + 1 $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. | | IORWF | Inclusive OR W with f | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] IORWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .OR. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Inclusive OR the W register with register 'f'. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. | # **PIC16F688** | MOVF | Move f | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(f) \rightarrow (dest)$ | | Status Affected: | Z | | Description: | The contents of register f is moved to a destination dependent upon the status of d. If $d=0$ , destination is W register. If $d=1$ , the destination is file register f itself. $d=1$ is useful to test a file register since status flag Z is affected. | | Words: | 1 | | Cycles: | 1 | | Example: | MOVF FSR, 0 | | | After Instruction W = value in FSR register Z = 1 | | MOVWF | Move W to f | |------------------|--------------------------------------------| | Syntax: | [ label ] MOVWF f | | Operands: | $0 \leq f \leq 127$ | | Operation: | $(W) \rightarrow (f)$ | | Status Affected: | None | | Description: | Move data from W register to register 'f'. | | Words: | 1 | | Cycles: | 1 | | Example: | MOVW OPTION<br>F | | | Before Instruction | | | OPTION = 0xFF | | | W = 0x4F | | | After Instruction | | | OPTION = 0x4F | | | W = 0x4F | | MOVLW | Move literal to W | |------------------|-----------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $k \rightarrow (W)$ | | Status Affected: | None | | Description: | The eight-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. | | Words: | 1 | | Cycles: | 1 | | Example: | MOVLW 0x5A | | | After Instruction $W = 0x5A$ | | NOP | No Operation | |------------------|---------------| | Syntax: | [ label ] NOP | | Operands: | None | | Operation: | No operation | | Status Affected: | None | | Description: | No operation. | | Words: | 1 | | Cycles: | 1 | | Example: | NOP | | | | | | | | RETFIE | Return from Interrupt | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] RETFIE | | Operands: | None | | Operation: | $TOS \rightarrow PC,$ $1 \rightarrow GIE$ | | Status Affected: | None | | Description: | Return from Interrupt. Stack is POPed and Top-of-Stack (TOS) is loaded in the PC. Interrupts are enabled by setting Global Interrupt Enable bit, GIE (INTCON<7>). This is a two-cycle instruction. | | Words: | 1 | | Cycles: | 2 | | Example: | RETFIE | | | After Interrupt PC = TOS GIE = 1 | | RETLW | Return with literal in W | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] RETLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC | | Status Affected: | None | | Description: | The W register is loaded with the eight bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. | | Words: | 1 | | Cycles: | 2 | | Example: | CALL TABLE;W contains table ;offset value | | TABLE | <pre>. ;W now has table value ADDWF PC ;W = offset RETLW k1 ;Begin table RETLW k2 ; RETLW kn ; End of table</pre> | | | Before Instruction $W = 0x07$ After Instruction $W = value of k8$ | | RETURN | Return from Subroutine | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] RETURN | | Operands: | None | | Operation: | $TOS \to PC$ | | Status Affected: | None | | Description: | Return from subroutine. The stack is POPed and the top of the stack (TOS) is loaded into the program counter. This is a two-cycle instruction. | | RLF | Rotate Left f through Carry | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] RLF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | See description below | | Status Affected: | С | | Description: | The contents of register 'f' are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is stored back in register 'f'. | | Words: | 1 | | Cycles: | 1 | | Example: | RLF REG1,0 | | | Before Instruction REG1 = 1110 0110 C = 0 After Instruction REG1 = 1110 0110 W = 1100 1100 C = 1 | | | | | SLEEP | Enter Sleep mode | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] SLEEP | | Operands: | None | | Operation: | 00h → WDT,<br>0 → WDT prescaler,<br>1 → $\overline{TO}$ ,<br>0 → $\overline{PD}$ | | Status Affected: | $\overline{TO}, \overline{PD}$ | | Description: | The power-down Status bit, PD is cleared. Time-out Status bit, TO is set. Watchdog Timer and its prescaler are cleared. The processor is put into Sleep mode with the oscillator stopped. | | | | | RRF | Rotate Right f through Carry | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] RRF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | See description below | | Status Affected: | С | | Description: | The contents of register 'f' are rotated one bit to the right through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. | | | C Register f | | SUBLW | Subtract W | from literal | |------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------| | Syntax: | [label] St | JBLW k | | Operands: | $0 \le k \le 255$ | | | Operation: | $k - (W) \rightarrow (V)$ | N) | | Status Affected: | C, DC, Z | | | Description: | The W register is subtracted (2's complement method) from the eight-bit literal 'k'. The result is placed in the W register. | | | | <b>C</b> = 0 | W > k | | | <b>C</b> = 1 | $W \le k$ | | | DC = 0 | W<3:0> > k<3:0> | | | DC = 1 | W<3:0> ≤ k<3:0> | | SUBWF | Subtract W | from f | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | Syntax: | [ <i>label</i> ] St | JBWF f,d | | Operands: | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \left[0,1\right] \end{array}$ | | | Operation: | (f) - (W) $\rightarrow$ ( | (destination) | | Status Affected: | C, DC, Z | | | Description: | Subtract (2's complement method) W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f. | | | | <b>C</b> = 0 | W > f | | | <b>C</b> = 1 | $W \leq f$ | | | <b>DC</b> = 0 | W<3:0> > f<3:0> | | | DC = 1 | W<3:0> ≤ f<3:0> | | XORLW | Exclusive OR literal with W | | |------------------|-------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [ label ] XORLW k | | | Operands: | $0 \leq k \leq 255$ | | | Operation: | (W) .XOR. $k \rightarrow (W)$ | | | Status Affected: | Z | | | Description: | The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register. | | | | | | | | | | | | | | | | | | | SWAPF | Swap Nibbles in f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] SWAPF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$ | | Status Affected: | None | | Description: | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. | | XORWF | Exclusive OR W with f | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] XORWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .XOR. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | # PIC16F688 **NOTES:** #### 13.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - · Integrated Development Environment - MPLAB® IDE Software - · Assemblers/Compilers/Linkers - MPASM™ Assembler - MPLAB C18 and MPLAB C30 C Compilers - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB ASM30 Assembler/Linker/Library - Simulators - MPLAB SIM Software Simulator - Emulators - MPLAB ICE 2000 In-Circuit Emulator - MPLAB REAL ICE™ In-Circuit Emulator - · In-Circuit Debugger - MPLAB ICD 2 - · Device Programmers - PICSTART® Plus Development Programmer - MPLAB PM3 Device Programmer - PICkit™ 2 Development Programmer - Low-Cost Demonstration and Development Boards and Evaluation Kits # 13.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit micro-controller market. The MPLAB IDE is a Windows® operating system-based application that contains: - A single graphical interface to all debugging tools - Simulator - Programmer (sold separately) - Emulator (sold separately) - In-Circuit Debugger (sold separately) - · A full-featured editor with color-coded context - A multiple project manager - Customizable data windows with direct edit of contents - · High-level source code debugging - Visual device initializer for easy register initialization - Mouse over variable inspection - Drag and drop variables from source to watch windows - · Extensive on-line help - Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers The MPLAB IDE allows you to: - Edit your source files (either assembly or C) - One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information) - · Debug using: - Source files (assembly or C) - Mixed assembly and C - Machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power. #### 13.2 MPASM Assembler The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs. The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM Assembler features include: - Integration into MPLAB IDE projects - User-defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process # 13.3 MPLAB C18 and MPLAB C30 C Compilers The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. ### 13.4 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script. The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction # 13.5 MPLAB ASM30 Assembler, Linker and Librarian MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - · Support for the entire dsPIC30F instruction set - · Support for fixed-point and floating-point data - · Command line interface - · Rich directive set - · Flexible macro language - · MPLAB IDE compatibility #### 13.6 MPLAB SIM Software Simulator The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. # 13.7 MPLAB ICE 2000 High-Performance In-Circuit Emulator The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment. The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers. The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows<sup>®</sup> 32-bit operating system were chosen to best make these features available in a simple, unified application. ### 13.8 MPLAB REAL ICE In-Circuit Emulator System MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit. The MPLAB REAL ICE probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with the popular MPLAB ICD 2 system (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5). MPLAB REAL ICE is field upgradeable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added, such as software breakpoints and assembly code trace. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, real-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. #### 13.9 MPLAB ICD 2 In-Circuit Debugger Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip's In-Circuit Serial Programming™ (ICSP™) protocol, offers costeffective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices. ### 13.10 MPLAB PM3 Device Programmer The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications. ### 13.11 PICSTART Plus Development Programmer The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant. ### 13.12 PICkit 2 Development Programmer The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers. # 13.13 Demonstration, Development and Evaluation Boards A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM<sup>TM</sup> and dsPICDEM<sup>TM</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keeloq® security ICs, CAN, IrDA®, PowerSmart battery management, Seevaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits. ## 14.0 ELECTRICAL SPECIFICATIONS ## Absolute Maximum Ratings(†) | Ambient temperature under bias | 40° to +125°C | |------------------------------------------------------------------------------------------------------------------|--------------------------------------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss | 0.3V to +6.5V | | Voltage on MCLR with respect to Vss | 0.3V to +13.5V | | Voltage on all other pins with respect to Vss | 0.3V to (VDD + 0.3V) | | Total power dissipation <sup>(1)</sup> | 800 mW | | Maximum current out of Vss pin | 95 mA | | Maximum current into VDD pin | 95 mA | | Input clamp current, Iık (Vı < 0 or Vı > VDD) | ± 20 mA | | Output clamp current, loк (Vo < 0 or Vo >VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA and PORTC (combined) | 90 mA | | Maximum current sourced PORTA and PORTC (combined) | 90 mA | | <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $- \sum IOH$ } + $\sum \{(VDIOL)$ . | $DD - VOH) \times IOH$ + $\sum (VOI \times IOH)$ | † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability. FIGURE 14-1: PIC16F688 VOLTAGE-FREQUENCY GRAPH, FIGURE 14-2: HFINTOSC FREQUENCY ACCURACY OVER DEVICE VDD AND TEMPERATURE # 14.1 DC Characteristics: PIC16F688 -I (Industrial) PIC16F688 -E (Extended) | DC CHARACTERISTICS | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | |------------------------|------|------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------|----------------------------------------------------------------------------------|--|--|--| | Param<br>No. | Sym | Characteristic | Min Typ† Max Units Conditions | | | | | | | | | D001<br>D001C<br>D001D | VDD | Supply Voltage | 2.0<br>2.0<br>3.0<br>4.5 | _<br>_<br>_ | 5.5<br>5.5<br>5.5<br>5.5 | V<br>V<br>V | Fosc <= 8 MHz: HFINTOSC, EC<br>Fosc <= 4 MHz<br>Fosc <= 10 MHz<br>Fosc <= 20 MHz | | | | | D002* | VDR | RAM Data Retention Voltage <sup>(1)</sup> | 1.5 | _ | _ | V | Device in Sleep mode | | | | | D003 | VPOR | VDD Start Voltage to<br>ensure internal Power-on<br>Reset signal | _ | Vss | _ | <b>V</b> | See Section 11.2.1 "Power-On Reset" for details. | | | | | D004* | SVDD | VDD Rise Rate to ensure internal Power-on Reset signal | 0.05 | | _ | V/ms | See Section 11.2.1 "Power-On Reset" for details. | | | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 14.2 DC Characteristics: PIC16F688 -I (Industrial) PIC16F688 -E (Extended) | DC CHA | ARACTERISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | | |--------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-------|-----------|---------------------------|--|--|--| | Param | Davida o Obrana davidadia | A4: | <b>T t</b> | | 11 | | Conditions | | | | | No. | Device Characteristics | Min | Тур† | Max | Units | VDD | Note | | | | | D010 | Supply Current (IDD) <sup>(1, 2)</sup> | _ | 16 | 23 | μА | 2.0 | Fosc = 32 kHz | | | | | | | _ | 27 | 38 | μΑ | 3.0 | LP Oscillator mode | | | | | | | _ | 47 | 75 | μΑ | 5.0 | | | | | | D011* | | | 180 | 250 | μΑ | 2.0 | Fosc = 1 MHz | | | | | | | _ | 290 | 400 | μΑ | 3.0 | XT Oscillator mode | | | | | | | | 490 | 650 | μΑ | 5.0 | | | | | | D012 | | | 280 | 380 | μΑ | 2.0 | Fosc = 4 MHz | | | | | | | | 480 | 670 | μΑ | 3.0 | XT Oscillator mode | | | | | | | | 0.9 | 1.4 | mA | 5.0 | | | | | | D013* | | _ | 130 | 220 | μА | 2.0 | Fosc = 1 MHz | | | | | | | _ | 215 | 360 | μА | μA 3.0 EC | EC Oscillator mode | | | | | | | _ | 360 | 520 | μΑ | 5.0 | | | | | | D014 | | _ | 220 | 340 | μА | 2.0 | Fosc = 4 MHz | | | | | | | _ | 375 | 550 | μА | 3.0 | EC Oscillator mode | | | | | | | _ | 0.65 | 1.0 | mA | 5.0 | | | | | | D015 | | _ | 8 | 20 | μА | 2.0 | Fosc = 31 kHz | | | | | | | _ | 16 | 40 | μА | 3.0 | LFINTOSC mode | | | | | | | _ | 31 | 65 | μА | 5.0 | | | | | | D016* | | _ | 320 | 400 | μА | 2.0 | Fosc = 4 MHz | | | | | | | _ | 490 | 640 | μА | 3.0 | HFINTOSC mode | | | | | | | _ | 0.87 | 1.2 | mA | 5.0 | | | | | | D017 | | _ | 0.5 | 0.7 | mA | 2.0 | Fosc = 8 MHz | | | | | | | _ | 0.78 | 1 | mA | 3.0 | HFINTOSC mode | | | | | | | _ | 1.43 | 1.8 | mA | 5.0 | | | | | | D018 | | _ | 340 | 580 | μА | 2.0 | Fosc = 4 MHz | | | | | | | _ | 550 | 950 | μА | 3.0 | EXTRC mode <sup>(3)</sup> | | | | | | | _ | 0.92 | 1.6 | mA | 5.0 | ] | | | | | D019 | | _ | 2.9 | 3.7 | mA | 4.5 | Fosc = 20 MHz | | | | | | | | 3.1 | 3.8 | mA | 5.0 | HS Oscillator mode | | | | <sup>\*</sup> These parameters are characterized but not tested. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in $k\Omega$ . <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled. ### 14.3 DC Characteristics: PIC16F688-I (Industrial) | DC CHA | ARACTERISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | | | |--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|---------|-----|-----------------------------------------------|--|--|--|--| | Param | Davisa Characteristics | Min | T 1 | Max | l luite | | Conditions | | | | | | No. | Device Characteristics | Min | Тур† | Max | Units | VDD | Note | | | | | | D020 | Power-down Base | _ | 0.05 | 1.2 | μА | 2.0 | WDT, BOR, Comparators, VREF and | | | | | | | Current(IPD) <sup>(2)</sup> | _ | 0.15 | 1.5 | μΑ | 3.0 | T1OSC disabled | | | | | | | | _ | 0.35 | 1.8 | μА | 5.0 | | | | | | | | | _ | 150 | 500 | nA | 3.0 | -40°C ≤ TA ≤ +25°C | | | | | | D021 | | _ | 1.0 | 2.2 | μΑ | 2.0 | WDT Current <sup>(1)</sup> | | | | | | | | _ | 2.0 | 4.0 | μΑ | 3.0 | | | | | | | | | _ | 3.0 | 7.0 | μΑ | 5.0 | | | | | | | D022 | | _ | 42 | 60 | μΑ | 3.0 | BOR Current <sup>(1)</sup> | | | | | | | | _ | 85 | 122 | μΑ | 5.0 | | | | | | | D023 | | _ | 32 | 45 | μΑ | 2.0 | Comparator Current <sup>(1)</sup> , both | | | | | | | | _ | 60 | 78 | μΑ | 3.0 | comparators enabled | | | | | | | | _ | 120 | 160 | μΑ | 5.0 | | | | | | | D024 | | _ | 30 | 36 | μΑ | 2.0 | CVREF Current <sup>(1)</sup> (high range) | | | | | | | | _ | 45 | 55 | μΑ | 3.0 | | | | | | | | | _ | 75 | 95 | μΑ | 5.0 | | | | | | | D025* | | _ | 39 | 47 | μΑ | 2.0 | CVREF Current <sup>(1)</sup> (low range) | | | | | | | | _ | 59 | 72 | μΑ | 3.0 | | | | | | | | | _ | 98 | 124 | μΑ | 5.0 | | | | | | | D026 | | _ | 4.5 | 7.0 | μΑ | 2.0 | T1OSC Current <sup>(1)</sup> , 32.768 kHz | | | | | | | | _ | 5.0 | 8.0 | μΑ | 3.0 | | | | | | | | | _ | 6.0 | 12 | μΑ | 5.0 | | | | | | | D027 | | _ | 0.30 | 1.6 | μΑ | 3.0 | A/D Current <sup>(1)</sup> , no conversion in | | | | | | | | _ | 0.36 | 1.9 | μΑ | 5.0 | progress | | | | | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral $\Delta$ current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption. - 2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ### 14.4 DC Characteristics: PIC16F688-E (Extended) | DC CHA | RACTERISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +125°C for extended | | | | | | | | | | |--------|------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-------|-------|-----|-----------------------------------------------|--|--|--|--| | Param | Device Characteristics | Min | Тур† | Max | Units | | Conditions | | | | | | No. | Device Gharacteristics | 141111 | וקעי | IVIGA | Omis | VDD | Note | | | | | | D020E | Power-down Base | _ | 0.05 | 9 | μА | 2.0 | WDT, BOR, Comparators, VREF and | | | | | | | Current (IPD) <sup>(2)</sup> | _ | 0.15 | 11 | μΑ | 3.0 | T1OSC disabled | | | | | | | | _ | 0.35 | 15 | μΑ | 5.0 | | | | | | | D021E | | _ | 1 | 28 | μΑ | 2.0 | WDT Current <sup>(1)</sup> | | | | | | | | _ | 2 | 30 | μΑ | 3.0 | | | | | | | | | _ | 3 | 35 | μΑ | 5.0 | | | | | | | D022E | | _ | 42 | 65 | μΑ | 3.0 | BOR Current <sup>(1)</sup> | | | | | | | | _ | 85 | 127 | μΑ | 5.0 | | | | | | | D023E | | _ | 32 | 45 | μΑ | 2.0 | Comparator Current <sup>(1)</sup> , both | | | | | | | | _ | 60 | 78 | μΑ | 3.0 | comparators enabled | | | | | | | | _ | 120 | 160 | μΑ | 5.0 | | | | | | | D024E | | _ | 30 | 70 | μΑ | 2.0 | CVREF Current <sup>(1)</sup> (high range) | | | | | | | | _ | 45 | 90 | μΑ | 3.0 | | | | | | | | | _ | 75 | 120 | μΑ | 5.0 | | | | | | | D025E* | | _ | 39 | 91 | μΑ | 2.0 | CVREF Current <sup>(1)</sup> (low range) | | | | | | | | _ | 59 | 117 | μΑ | 3.0 | | | | | | | | | _ | 98 | 156 | μΑ | 5.0 | | | | | | | D026E | | _ | 4.5 | 25 | μΑ | 2.0 | T1OSC Current <sup>(1)</sup> , 32.768 kHz | | | | | | | | _ | 5 | 30 | μΑ | 3.0 | | | | | | | | | _ | 6 | 40 | μΑ | 5.0 | | | | | | | D027E | | _ | 0.30 | 12 | μΑ | 3.0 | A/D Current <sup>(1)</sup> , no conversion in | | | | | | | | _ | 0.36 | 16 | μΑ | 5.0 | progress | | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral $\Delta$ current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption. <sup>2:</sup> The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD. # 14.5 DC Characteristics: PIC16F688 -I (Industrial) PIC16F688 -E (Extended) | DC CH | ARACTE | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | |--------------|--------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|-------|----------------------------------------------------------|--|--| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | | VIL | Input Low Voltage | | | | | | | | | | | I/O Port: | | | | | | | | | D030 | | with TTL buffer | Vss | _ | 0.8 | V | $4.5V \le VDD \le 5.5V$ | | | | D030A | | | Vss | _ | 0.15 VDD | V | $2.0V \le VDD \le 4.5V$ | | | | D031 | | with Schmitt Trigger buffer | Vss | _ | 0.2 VDD | V | 2.0V ≤ VDD ≤ 5.5V | | | | D032 | | MCLR, OSC1 (RC mode) <sup>(1)</sup> | Vss | _ | 0.2 VDD | V | | | | | D033 | | OSC1 (XT and LP modes) | Vss | _ | 0.3 | V | | | | | D033A | | OSC1 (HS mode) | Vss | _ | 0.3 VDD | V | | | | | | VIH | Input High Voltage | | | | | | | | | | | I/O ports: | | _ | | | | | | | D040 | | with TTL buffer | 2.0 | _ | VDD | V | $4.5V \le VDD \le 5.5V$ | | | | D040A | | | 0.25 VDD + 0.8 | _ | VDD | V | $2.0V \le VDD \le 4.5V$ | | | | D041 | | with Schmitt Trigger buffer | 0.8 VDD | _ | VDD | V | $2.0V \le VDD \le 5.5V$ | | | | D042 | | MCLR | 0.8 VDD | _ | VDD | V | | | | | D043 | | OSC1 (XT and LP modes) | 1.6 | _ | VDD | V | | | | | D043A | | OSC1 (HS mode) | 0.7 VDD | _ | VDD | V | | | | | D043B | | OSC1 (RC mode) | 0.9 VDD | _ | VDD | V | (Note 1) | | | | | lıL | Input Leakage Current <sup>(2)</sup> | | | | | | | | | D060 | | I/O ports | _ | ± 0.1 | ± 1 | μА | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | | | D061 | | MCLR <sup>(3)</sup> | _ | ± 0.1 | ± 5 | μΑ | VSS ≤ VPIN ≤ VDD | | | | D063 | | OSC1 | _ | ± 0.1 | ± 5 | μА | VSS ≤ VPIN ≤ VDD, XT, HS and LP oscillator configuration | | | | D070* | IPUR | PORTA Weak Pull-up Current | 50 | 250 | 400 | μΑ | VDD = 5.0V, VPIN = VSS | | | | | Vol | Output Low Voltage <sup>(5)</sup> | | | | | | | | | D080 | | I/O ports | | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V (Ind.) | | | | | Voн | Output High Voltage <sup>(5)</sup> | | | | | | | | | D090 | | I/O ports | VDD - 0.7 | _ | _ | V | IOH = -3.0 mA, VDD = 4.5V (Ind.) | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode. <sup>2:</sup> Negative current is defined as current sourced by the pin. <sup>3:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>4:</sup> See Section 9.0 "Data EEPROM and Flash Program Memory Control" for additional information. <sup>5:</sup> Including OSC2 in CLKOUT mode. 14.5 DC Characteristics: PIC16F688 -I (Industrial) PIC16F688 -E (Extended) (Continued) | DC CH | ARACTE | RISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended | | | | | | | | | |-------------------------------------------|--------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | | | D100 IULP Ultra Low-Power Wake-Up Current | | • | _ | 200 | _ | nA | See Application Note AN879,<br>"Using the Microchip Ultra<br>Low-Power Wake-up Module"<br>(DS00879) | | | | | | | | Capacitive Loading Specs on<br>Output Pins | | | | | | | | | | | D101* | COSC2 | OSC2 pin | _ | e | | In XT, HS and LP modes when external clock is used to drive OSC1 | | | | | | | D101A* | Cio | All I/O pins | _ | _ | 50 | pF | | | | | | | | | Data EEPROM Memory | | | | | | | | | | | D120 | ED | Byte Endurance | 100K | 1M | _ | E/W | -40°C ≤ TA ≤ +85°C | | | | | | D120A | ED | Byte Endurance | 10K | 100K | _ | E/W | +85°C ≤ TA ≤ +125°C | | | | | | D121 | VDRW | VDD for Read/Write | VMIN | _ | 5.5 | V | Using EECON1 to read/write VMIN = Minimum operating voltage | | | | | | D122 | TDEW | Erase/Write Cycle Time | _ | 5 | 6 | ms | | | | | | | D123 | TRETD | Characteristic Retention | 40 | _ | _ | Year | Provided no other specifications are violated | | | | | | D124 | TREF | Number of Total Erase/Write Cycles before Refresh <sup>(4)</sup> | 1M | 10M | _ | E/W | -40°C ≤ TA ≤ +85°C | | | | | | | | Program Flash Memory | | | | | | | | | | | D130 | EP | Cell Endurance | 10K | 100K | _ | E/W | -40°C ≤ TA ≤ +85°C | | | | | | D130A | ED | Cell Endurance | 1K | 10K | _ | E/W | +85°C ≤ TA ≤ +125°C | | | | | | D131 | VPR | VDD for Read | VMIN | - | 5.5 | V | VMIN = Minimum operating voltage | | | | | | D132 | VPEW | VDD for Erase/Write | 4.5 | _ | 5.5 | V | | | | | | | D133 | TPEW | Erase/Write cycle time | _ | 2 | 2.5 | ms | | | | | | | D134 | TRETD | Characteristic Retention | 40 | - | _ | Year | Provided no other specifications are violated | | | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode. - 2: Negative current is defined as current sourced by the pin. - 3: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 4: See Section 9.0 "Data EEPROM and Flash Program Memory Control" for additional information. - 5: Including OSC2 in CLKOUT mode. ### 14.6 Thermal Considerations | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------|-------|-------|----------------------------------------------------------|--|--|--|--|--| | Param<br>No. | Sym | Characteristic | Тур | Units | Conditions | | | | | | | TH01 | θJΑ | Thermal Resistance | 69.8 | C/W | 14-pin PDIP package | | | | | | | | | Junction to Ambient | 85.0 | C/W | 14-pin SOIC package | | | | | | | | | | 100.4 | C/W | 14-pin TSSOP package | | | | | | | | | | 46.3 | C/W | 16-pin QFN 4x0.9mm package | | | | | | | TH02 | θЈС | Thermal Resistance | 32.5 | C/W | 14-pin PDIP package | | | | | | | | | Junction to Case | 31.0 | C/W | 14-pin SOIC package | | | | | | | | | | 31.7 | C/W | 14-pin TSSOP package | | | | | | | | | | 2.6 | C/W | 16-pin QFN 4x0.9mm package | | | | | | | TH03 | TJ | Junction Temperature | 150 | С | For derated power calculations | | | | | | | TH04 | PD | Power Dissipation | _ | W | PD = PINTERNAL + PI/O | | | | | | | TH05 | PINTERNAL | Internal Power Dissipation | _ | W | PINTERNAL = IDD x VDD (NOTE 1) | | | | | | | TH06 | Pı/o | I/O Power Dissipation | _ | W | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ | | | | | | | TH07 | PDER | Derated Power | _ | W | PDER = (TJ - TA)/θJA (NOTE 2. 3) | | | | | | Note 1: IDD is current to run the chip alone without driving any load on the output pins. **<sup>2:</sup>** TA = Ambient Temperature. **<sup>3:</sup>** Maximum allowable power dissipation is the lower value of either the absolute maximum total power dissipation or derated power (PDER). ## 14.7 Timing Parameter Symbology The timing parameter symbols have been created with one of the following formats: ### 1. TppS2ppS 2. TppS | Т | | | | |--------|--------------------------------------|-----|----------| | F | Frequency | Т | Time | | Lowerc | ase letters (pp) and their meanings: | | | | рр | | | | | СС | CCP1 | osc | OSC1 | | ck | CLKOUT | rd | RD | | cs | CS | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | TOCKI | | io | I/O PORT | t1 | T1CKI | | mc | MCLR | wr | WR | | Upperc | ase letters and their meanings: | | | | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | ٧ Ζ Valid High-impedance ### FIGURE 14-3: LOAD CONDITIONS Invalid (High-impedance) ### 14.8 AC Characteristics: PIC16F688 (Industrial, Extended) FIGURE 14-4: CLOCK TIMING TABLE 14-1: CLOCK OSCILLATOR TIMING REQUIREMENTS | | d Operating temper | ting Conditions (unless otherwrature $-40^{\circ}$ C $\leq$ TA $\leq$ +125 $^{\circ}$ | | ed) | | | | |--------------|--------------------|---------------------------------------------------------------------------------------|-----|----------|--------|-------|--------------------| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | OS01 | Fosc | External CLKIN Frequency <sup>(1)</sup> | DC | _ | 37 | kHz | LP Oscillator mode | | | | | DC | _ | 4 | MHz | XT Oscillator mode | | | | | DC | _ | 20 | MHz | HS Oscillator mode | | | | | DC | _ | 20 | MHz | EC Oscillator mode | | | | Oscillator Frequency <sup>(1)</sup> | _ | 32.768 | _ | kHz | LP Oscillator mode | | | | | 0.1 | _ | 4 | MHz | XT Oscillator mode | | | | | 1 | _ | 20 | MHz | HS Oscillator mode | | | | | DC | _ | 4 | MHz | RC Oscillator mode | | OS02 | Tosc | External CLKIN Period <sup>(1)</sup> | 27 | _ | • | μS | LP Oscillator mode | | | | | 250 | _ | • | ns | XT Oscillator mode | | | | | 50 | _ | • | ns | HS Oscillator mode | | | | | 50 | _ | • | ns | EC Oscillator mode | | | | Oscillator Period <sup>(1)</sup> | _ | 30.5 | _ | μS | LP Oscillator mode | | | | | 250 | _ | 10,000 | ns | XT Oscillator mode | | | | | 50 | _ | 1,000 | ns | HS Oscillator mode | | | | | 250 | _ | _ | ns | RC Oscillator mode | | OS03 | TCY | Instruction Cycle Time <sup>(1)</sup> | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | OS04* | TosH, | External CLKIN High, | 2 | _ | _ | μS | LP oscillator | | | TosL | External CLKIN Low | 100 | _ | _ | ns | XT oscillator | | | | | 20 | _ | _ | ns | HS oscillator | | OS05* | TosR, | External CLKIN Rise, | 0 | _ | • | ns | LP oscillator | | | TosF | External CLKIN Fall | 0 | _ | • | ns | XT oscillator | | | | | 0 | <u> </u> | • | ns | HS oscillator | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. # PIC16F688 #### **TABLE 14-2: OSCILLATOR PARAMETERS** Standard Operating Conditions (unless otherwise stated) Operating Temperature -40°C ≤ TA ≤ +125°C | Param<br>No. | Sym | Characteristic | Freq<br>Tolerance | Min | Тур† | Max | Units | Conditions | | | | | |--------------|-------|--------------------------------------------------------|-------------------|------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | OS06 | TWARM | Internal Oscillator Switch when running <sup>(3)</sup> | _ | _ | _ | 2 | Tosc | Slowest clock | | | | | | OS07 | Tsc | Fail-Safe Sample Clock<br>Period <sup>(1)</sup> | _ | _ | 21 | _ | ms | LFINTOSC/64 | | | | | | OS08 | HFosc | Internal Calibrated | ±1% | 7.92 | 8.0 | 8.08 | MHz | VDD = 3.5V, 25°C | | | | | | | | HFINTOSC Frequency <sup>(2)</sup> | ±2% | 7.84 | 8.0 | 8.16 | MHz | $2.5V \le VDD \le 5.5V$ , $0^{\circ}C \le TA \le +85^{\circ}C$ | | | | | | | | | ±5% | 7.60 | 8.0 | 8.40 | MHz | $2.0V \le VDD \le 5.5V$ ,<br>- $40^{\circ}C \le TA \le +85^{\circ}C \text{ (Ind.)}$ ,<br>- $40^{\circ}C \le TA \le +125^{\circ}C \text{ (Ext.)}$ | | | | | | OS09* | LFosc | Internal Uncalibrated LFINTOSC Frequency | _ | 15 | 31 | 45 | kHz | | | | | | | OS10* | Tiosc | HFINTOSC Oscillator | _ | 5.5 | 12 | 24 | μS | $VDD = 2.0V, -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | | | | ST | Wake-up from Sleep | _ | 3.5 | 7 | 14 | μS | $VDD = 3.0V, -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | | | | | Start-up Time | _ | 3 | 6 | 11 | μS | $VDD = 5.0V, -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. - 2: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. $0.1~\mu F$ and $0.01~\mu F$ values in parallel are recommended. - 3: By design. FIGURE 14-5: CLKOUT AND I/O TIMING TABLE 14-3: CLKOUT AND I/O TIMING PARAMETERS | | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------|----------|----------|-------|--------------------------|--|--|--|--| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | | | OS11 | TosH2cĸL | Fosc↑ to CLKOUT↓ (1) | _ | | 70 | ns | VDD = 5.0V | | | | | | OS12 | TosH2ckH | Fosc↑ to CLKOUT↑ (1) | _ | _ | 72 | ns | VDD = 5.0V | | | | | | OS13 | TCKL2IOV | CLKOUT↓ to Port out valid <sup>(1)</sup> | _ | _ | 20 | ns | | | | | | | OS14 | TioV2ckH | Port input valid before CLKOUT <sup>(1)</sup> | Tosc + 200 ns | _ | _ | ns | | | | | | | OS15* | TosH2IOV | Fosc↑ (Q1 cycle) to Port out valid | _ | 50 | 70 | ns | VDD = 5.0V | | | | | | OS16 | TosH2iol | Fosc↑ (Q2 cycle) to Port input invalid (I/O in hold time) | 50 | _ | _ | ns | VDD = 5.0V | | | | | | OS17 | TioV2osH | Port input valid to Fosc↑ (Q2 cycle) (I/O in setup time) | 20 | 1 | _ | ns | | | | | | | OS18 | TioR | Port output rise time <sup>(2)</sup> | | 15<br>10 | 72<br>32 | ns | VDD = 2.0V<br>VDD = 5.0V | | | | | | OS19 | TioF | Port output fall time <sup>(2)</sup> | _ | 28<br>15 | 55<br>30 | ns | VDD = 2.0V<br>VDD = 5.0V | | | | | | OS20* | TINP | INT pin input high or low time | 25 | | _ | ns | | | | | | | OS21* | TRAP | PORTA interrupt-on-change new input level time | Tcy | _ | _ | ns | | | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc. <sup>2:</sup> Includes OSC2 in CLKOUT mode. FIGURE 14-6: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING FIGURE 14-7: BROWN-OUT RESET TIMING AND CHARACTERISTICS TABLE 14-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET PARAMETERS | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------|----------|----------|----------|----------|--------------------------------------------|--|--| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | 30 | ТмсL | MCLR Pulse Width (low) | 2<br>5 | _ | | μS<br>μS | VDD = 5V, -40°C to +85°C<br>VDD = 5V | | | | 31 | TWDT | Watchdog Timer Time-out<br>Period (No Prescaler) | 10<br>10 | 16<br>16 | 29<br>31 | ms<br>ms | VDD = 5V, $-40$ °C to $+85$ °C<br>VDD = 5V | | | | 32 | Тоѕт | Oscillation Start-up Timer<br>Period <sup>(1, 2)</sup> | _ | 1024 | _ | Tosc | (NOTE 3) | | | | 33* | TPWRT | Power-up Timer Period | 40 | 65 | 140 | ms | | | | | 34* | Tioz | I/O High-impedance from MCLR Low or Watchdog Timer Reset | _ | _ | 2.0 | μS | | | | | 35 | VBOR | Brown-out Reset Voltage | 2.0 | _ | 2.2 | V | (NOTE 4) | | | | 36* | VHYST | Brown-out Reset Hysteresis | _ | 50 | _ | mV | | | | | 37* | TBOR | Brown-out Reset Minimum<br>Detection Period | 100 | _ | _ | μS | VDD ≤ VBOR | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. - 2: By design. - 3: Period of the slower clock. - 4: To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1 $\mu$ F and 0.01 $\mu$ F values in parallel are recommended. FIGURE 14-8: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 14-5: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | | rd Operating on the contract of o | , | ınless otherwis<br>≤ Ta ≤ +125°C | e stated) | | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------|-----------|-------------------------------------------|--------|--------|-------|------------------------------------| | Param<br>No. | Sym | | Characteristic | | Min | Тур† | Max | Units | Conditions | | 40* | Тт0Н | T0CKI High I | TOCKI High Pulse Width No Prescaler With Prescaler | | 0.5 Tcy + 20 | _ | | ns | | | | | | | | 10 | _ | _ | ns | | | 41* | 41* TT0L T0CKI Low Pu | | Pulse Width No Prescaler | | 0.5 Tcy + 20 — | | _ | ns | | | | | With Prescaler | | 10 | _ | _ | ns | | | | 42* | Тт0Р | T0CKI Period | | | Greater of:<br>20 or <u>TCY + 40</u><br>N | _ | _ | ns | N = prescale value<br>(2, 4,, 256) | | 45* | Тт1Н | T1CKI High<br>Time | Synchronous, No Prescaler | | 0.5 Tcy + 20 | _ | _ | ns | | | | | | Synchronous, with Prescaler | | 15 | _ | _ | ns | | | | Asynchronous | | 30 | _ | _ | ns | | | | | 46* | TT1L | T1CKI Low<br>Time | Synchronous, No Prescaler | | 0.5 Tcy + 20 | _ | _ | ns | | | | | | Synchronous, with Prescaler | | 15 | _ | _ | ns | | | | | | Asynchronous | | 30 | _ | _ | ns | | | 47* | Тт1Р | T1CKI Input<br>Period | Synchronous | | Greater of:<br>30 or <u>TCY + 40</u><br>N | | _ | ns | N = prescale value (1, 2, 4, 8) | | | | | Asynchronous | | 60 | _ | _ | ns | | | 48 | FT1 | | Ilator Input Frequency Range nabled by setting bit T1OSCEN) | | _ | 32.768 | | kHz | | | 49* | TCKEZTMR1 | Delay from E<br>Increment | External Clock Edge to Timer | | 2 Tosc | _ | 7 Tosc | _ | Timers in Sync mode | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. #### **TABLE 14-6: COMPARATOR SPECIFICATIONS** | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------|---------|-----|-------|-----------|-------|---------------|--| | Param<br>No. | Sym | Characteristics | | Min | Тур† | Max | Units | Comments | | | CM01 | Vos | Input Offset Voltage | | _ | ± 5.0 | ± 10 | mV | (VDD - 1.5)/2 | | | CM02 | Vсм | Input Common Mode Voltage | | 0 | _ | VDD - 1.5 | V | | | | CM03* | CMRR | Common Mode Rejection Ratio | | +55 | _ | _ | dB | | | | CM04* | TRT | Response Time | Falling | _ | 150 | 600 | ns | (NOTE 1) | | | | | | Rising | _ | 200 | 1000 | ns | | | | CM05* | Тмс2coV | Comparator Mode Change to Output Valid | | _ | _ | 10 | μS | | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: Response time is measured with one comparator input at (VDD - 1.5)/2 - 100 mV to (VDD - 1.5)/2 + 20 mV. #### TABLE 14-7: COMPARATOR VOLTAGE REFERENCE (CVREF) SPECIFICATIONS | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40$ °C $\leq$ TA $\leq$ +125°C | | | | | | | | | | | |--------------|-----------------------------------------------------------------------------------------------------------------|------------------------------|-----|------------------|----------------|------------|---------------------------------------------|--|--|--|--| | Param<br>No. | Sym | Characteristics | Min | Тур† | Max | Units | Comments | | | | | | CV01* | CLSB | Step Size <sup>(2)</sup> | 1 1 | VDD/24<br>VDD/32 | | V | Low Range (VRR = 1)<br>High Range (VRR = 0) | | | | | | CV02* | CACC | Absolute Accuracy | | _ | ± 1/2<br>± 1/2 | LSb<br>LSb | Low Range (VRR = 1)<br>High Range (VRR = 0) | | | | | | CV03* | CR | Unit Resistor Value (R) | _ | 2k | | Ω | | | | | | | CV04* | Cst | Settling Time <sup>(1)</sup> | _ | _ | 10 | μS | | | | | | <sup>\*</sup> These parameters are characterized but not tested. **Note 1:** Settling time measured while VRR = 1 and VR<3:0> transitions from '0000' to '1111'. 2: See Section 7.10 "Comparator Voltage Reference" for more information. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## PIC16F688 #### TABLE 14-8: PIC16F688 A/D CONVERTER (ADC) CHARACTERISTICS **Standard Operating Conditions (unless otherwise stated)** Operating temperature -40°C ≤ TA ≤ +125°C **Param** Sym Characteristic Min Typ† Max Units **Conditions** No. AD01 NR Resolution 10 bits bit AD02 Integral Error LSb EIL ±1 VREF = 5.12VAD03 EDL Differential Error LSb ±1 No missing codes to 10 bits VREF = 5.12V AD04 **E**OFF Offset Error ±1 LSb VREF = 5.12V AD07 Gain Error **E**GN ±1 LSb VREF = 5.12V Reference Voltage(1) AD06 VREF 2.2 AD06A 2.7 VDD Absolute minimum to ensure 1 LSb accuracy AD07 VAIN Full-Scale Range Vss **VREF** ٧ AD08 ZAIN Recommended 10 $k\Omega$ Impedance of Analog Voltage Source VREF Input Current<sup>(1)</sup> AD09\* **I**REF 10 1000 μΑ During VAIN acquisition. 50 μΑ Note 1: ADC VREF is from external VREF or VDD pin, whichever is selected as reference input. Based on differential of VHOLD to VAIN. During A/D conversion cycle. <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. TABLE 14-9: PIC16F688 A/D CONVERSION REQUIREMENTS **Standard Operating Conditions (unless otherwise stated)** Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |--------------|------|-----------------------------------------------------------------|-----|--------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | AD130* | TAD | A/D Clock Period | 1.6 | _ | 9.0 | μS | Tosc-based, VREF ≥ 3.0V | | | | | 3.0 | | 9.0 | μS | Tosc-based, VREF full range | | | | A/D Internal RC<br>Oscillator Period | 3.0 | 6.0 | 9.0 | μS | ADCS<1:0> = 11 (ADRC mode)<br>At $VDD = 2.5V$ | | | | | 1.6 | 4.0 | 6.0 | μS | At VDD = 5.0V | | AD131 | TCNV | Conversion Time (not including Acquisition Time) <sup>(1)</sup> | _ | 11 | _ | TAD | Set GO/DONE bit to new data in A/D<br>Result register | | AD132* | TACQ | Acquisition Time | | 11.5 | _ | μS | | | AD133* | Тамр | Amplifier Settling Time | _ | _ | 5 | μS | | | AD134 | Tgo | Q4 to A/D Clock Start | _ | Tosc/2 | _ | _ | | | | | | _ | Tosc/2 + Tcy | | _ | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. | <sup>\*</sup> These parameters are characterized but not tested. Note 1: ADRESH and ADRESL registers may be read on the following TcY cycle. 2: See Section 8.3 "A/D Acquisition Requirements" for minimum conditions. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## FIGURE 14-9: PIC16F688 A/D CONVERSION TIMING (NORMAL MODE) Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction to be executed. ### FIGURE 14-10: PIC16F688 A/D CONVERSION TIMING (SLEEP MODE) Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction to be executed. #### 15.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range. **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range. "Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean + $3\sigma$ ) or (mean - $3\sigma$ ) respectively, where $\sigma$ is a standard deviation, over each temperature range. FIGURE 15-1: TYPICAL IDD vs. FOSC OVER VDD (EC MODE) FIGURE 15-2: MAXIMUM IDD vs. Fosc OVER VDD (EC MODE) FIGURE 15-3: TYPICAL IDD vs. FOSC OVER VDD (HS MODE) FIGURE 15-4: MAXIMUM IDD vs. Fosc OVER VDD (HS MODE) FIGURE 15-5: TYPICAL IDD vs. VDD OVER FOSC (XT MODE) FIGURE 15-6: MAXIMUM IDD vs. VDD OVER FOSC (XT MODE) FIGURE 15-7: TYPICAL IDD vs. VDD OVER FOSC (EXTRC MODE) FIGURE 15-9: IDD vs. VDD OVER FOSC (LFINTOSC MODE, 31 kHz) FIGURE 15-10: IDD vs. VDD (LP MODE) FIGURE 15-11: TYPICAL IDD vs. FOSC OVER VDD (HFINTOSC MODE) FIGURE 15-14: MAXIMUM IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED) FIGURE 15-15: COMPARATOR IPD vs. VDD (BOTH COMPARATORS ENABLED) FIGURE 15-17: TYPICAL WDT IPD vs. VDD (25°C) FIGURE 15-18: MAXIMUM WDT IPD vs. VDD OVER TEMPERATURE FIGURE 15-19: WDT PERIOD vs. VDD OVER TEMPERATURE FIGURE 15-20: WDT PERIOD vs. TEMPERATURE FIGURE 15-21: CVREF IPD vs. VDD OVER TEMPERATURE (HIGH RANGE) FIGURE 15-22: CVREF IPD vs. VDD OVER TEMPERATURE (LOW RANGE) FIGURE 15-23: Vol vs. Iol OVER TEMPERATURE (VDD = 3.0V) FIGURE 15-25: Voh vs. Ioh OVER TEMPERATURE (VDD = 3.0V) FIGURE 15-26: Voh vs. Ioh OVER TEMPERATURE (VDD = 5.0V) FIGURE 15-27: TTL INPUT THRESHOLD VIN vs. VDD OVER TEMPERATURE FIGURE 15-31: COMPARATOR RESPONSE TIME (FALLING EDGE) FIGURE 15-32: LFINTOSC FREQUENCY vs. VDD OVER TEMPERATURE (31 kHz) FIGURE 15-33: ADC CLOCK PERIOD vs. VDD OVER TEMPERATURE FIGURE 15-34: TYPICAL HFINTOSC START-UP TIMES vs. VDD OVER TEMPERATURE FIGURE 15-35: MAXIMUM HFINTOSC START-UP TIMES vs. VDD OVER TEMPERATURE FIGURE 15-36: MINIMUM HFINTOSC START-UP TIMES vs. VDD OVER TEMPERATURE 10 9 Typical: Statistical Mean @25°C Maximum: Mean (Worst-case Temp) + $3\sigma$ 8 (-40°C to 125°C) 85°C Time (µs) 25°C -40°C 3 2 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 FIGURE 15-38: TYPICAL HFINTOSC FREQUENCY CHANGE OVER DEVICE VDD (85°C) FIGURE 15-39: TYPICAL HFINTOSC FREQUENCY CHANGE vs. VDD (125°C) NOTES: #### 16.0 PACKAGING INFORMATION #### 16.1 **Package Marking Information** 14-Lead PDIP (Skinny DIP) 14-Lead SOIC (3.90 mm) 14-Lead TSSOP 16-Lead QFN Example Example Example Example Legend: XX...X Customer-specific information Year code (last digit of calendar year) Υ ΥY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (e3) Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Standard PIC® device marking consists of Microchip part number, year code, week code, and traceability code. For PIC device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. ### 16.2 Package Details The following sections give the technical details of the packages. ### 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | |----------------------------|------------------|------|----------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 14 | | | Pitch | е | | .100 BSC | | | Top to Seating Plane | A | - | _ | .210 | | Molded Package Thickness | A2 | .115 | .130 | .195 | | Base to Seating Plane | A1 | .015 | _ | - | | Shoulder to Shoulder Width | E | .290 | .310 | .325 | | Molded Package Width | E1 | .240 | .250 | .280 | | Overall Length | D | .735 | .750 | .775 | | Tip to Seating Plane | L | .115 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .045 | .060 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eB | _ | _ | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located with the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-005B # 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLMETERS | | | |--------------------------|----------------|------------|----------|------| | Di | mension Limits | MIN | NOM | MAX | | Number of Pins | N | | 14 | | | Pitch | е | | 1.27 BSC | | | Overall Height | Α | - | _ | 1.75 | | Molded Package Thickness | A2 | 1.25 | _ | - | | Standoff § | A1 | 0.10 | _ | 0.25 | | Overall Width | E | 6.00 BSC | | | | Molded Package Width | E1 | 3.90 BSC | | | | Overall Length | D | 8.65 BSC | | | | Chamfer (optional) | h | 0.25 | _ | 0.50 | | Foot Length | L | 0.40 | _ | 1.27 | | Footprint | L1 | | 1.04 REF | | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.17 | _ | 0.25 | | Lead Width | b | 0.31 | _ | 0.51 | | Mold Draft Angle Top | α | 5° | _ | 15° | | Mold Draft Angle Bottom | β | 5° | _ | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-065B # 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | Units | | <b>IILLIMETER</b> | S | |-----------------------|--------|------|-------------------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | E | | 1.27 BSC | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width | Х | | | 0.60 | | Contact Pad Length | Υ | | | 1.50 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 3.90 | | · | #### Notes: BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2065A <sup>1.</sup> Dimensioning and tolerancing per ASME Y14.5M # 14-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|----------|----------|-------------|------| | Dimensio | n Limits | MIN | NOM | MAX | | Number of Pins | N | | 14 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | - | _ | 1.20 | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | _ | 0.15 | | Overall Width | Е | 6.40 BSC | | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | Molded Package Length | D | 4.90 | 5.00 | 5.10 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.09 | _ | 0.20 | | Lead Width | b | 0.19 | _ | 0.30 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-087B # 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | Units | | N | <b>IILLIMETER</b> | S | |--------------------------|----|------|-------------------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Contact Pad Spacing | C1 | | 5.90 | | | Contact Pad Width (X28) | X1 | | | 0.45 | | Contact Pad Length (X28) | Y1 | | | 1.45 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2087A ## 16-Lead Plastic Quad Flat, No Lead Package (ML) – 4x4x0.9 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |------------------------|------------------|------|-------------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 16 | | | Pitch | е | | 0.65 BSC | | | Overall Height | A | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | | 0.20 REF | | | Overall Width | E | | 4.00 BSC | | | Exposed Pad Width | E2 | 2.50 | 2.65 | 2.80 | | Overall Length | D | | 4.00 BSC | | | Exposed Pad Length | D2 | 2.50 | 2.65 | 2.80 | | Contact Width | b | 0.25 | 0.30 | 0.35 | | Contact Length | L | 0.30 | 0.40 | 0.50 | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-127B ### 16-Lead Plastic Quad Flat, No Lead Package (ML) - 4x4x0.9mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | N | <b>IILLIMETER</b> | S | |----------------------------|--------|------|-------------------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Optional Center Pad Width | W2 | | | 2.50 | | Optional Center Pad Length | T2 | | | 2.50 | | Contact Pad Spacing | C1 | | 4.00 | | | Contact Pad Spacing | C2 | | 4.00 | | | Contact Pad Width (X28) | X1 | | | 0.35 | | Contact Pad Length (X28) | Y1 | | | 0.80 | | Distance Between Pads | G | 0.30 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2127A # APPENDIX A: DATA SHEET REVISION HISTORY #### **Revision A** This is a new data sheet. #### **Revision B** Rewrites of the Oscillator and Special Features of the CPU Sections. General corrections to Figures and formatting. #### **Revision C** Revised Electrical Section and added Char Data. Added Golden Chapters. #### **Revision D** Replaced Package Drawings; Revised Product ID (SL Package to 3.90 mm); Replaced PICmicro with PIC; Replaced Dev. Tool Section. #### Revision E Updated Peripheral Features, page 1; Deleted Note 1, page 13; Updated the Typical Info. in Param. OS18, Table 14-3; Added sub-section 10.3.2 (Auto-Baud Overflow, page 100) to Chapter 10; Added SOIC, TSSOP, QFN Package Land Patterns. # APPENDIX B: MIGRATING FROM OTHER PIC® DEVICES This discusses some of the issues in migrating from other PIC devices to the PIC16F6XX family of devices. #### B.1 PIC16F676 to PIC16F688 #### TABLE B-1: FEATURE COMPARISON | Feature | PIC16F676 | PIC16F688 | |---------------------------------------|-------------------|----------------------| | Max Operating Speed | 20 MHz | 20 MHz | | Max Program Memory (Words) | 1024 | 4K | | SRAM (Bytes) | 64 | 256 | | A/D Resolution | 10-bit | 10-bit | | Data EEPROM (bytes) | 128 | 256 | | Timers (8/16-bit) | 1/1 | 1/1 | | Oscillator Modes | 8 | 8 | | Brown-out Reset | Y | Y | | Internal Pull-ups | RA0/1/2/4/5 | RA0/1/2/4/5,<br>MCLR | | Interrupt-on-change | RA0/1/2/3<br>/4/5 | RA0/1/2/3/4/5 | | Comparator | 1 | 2 | | EUSART | N | Y | | Ultra Low-Power<br>Wake-up | N | Y | | Extended WDT | N | Y | | Software Control<br>Option of WDT/BOR | N | Y | | INTOSC Frequencies | 4 MHz | 32 kHz -<br>8 MHz | | Clock Switching | N | Y | Note: This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device. **NOTES:** # **INDEX** | A | | RA5 Pin | 40 | |-------------------------------------------|---------|-----------------------------------------------|--------| | A/D | | RC0 and RC1 Pins | 43 | | Specifications | 160 161 | RC2 and RC3 Pins | 43 | | Absolute Maximum Ratings | * | RC4 Pin | 44 | | AC Characteristics | 140 | RC5 Pin | 44 | | Industrial and Extended | 450 | Resonator Operation | 24 | | | | Timer1 | 48 | | Load Conditions | | TMR0/WDT Prescaler | 45 | | ADC | | Watchdog Timer (WDT) | | | Acquisition Requirements | | Break Character (12-bit) Transmit and Receive | | | Associated registers | | Brown-out Reset (BOR) | | | Block Diagram | | Associated | | | Calculating Acquisition Time | | Specifications | | | Channel Selection | 66 | Timing and Characteristics | | | Configuration | | Tilling and Characteristics | 130 | | Configuring Interrupt | | С | | | Conversion Clock | 66 | C Compilers | | | Conversion Procedure | 69 | MPLAB C18 | 1.10 | | Internal Sampling Switch (Rss) Impedance | 73 | MPLAB C30 | | | Interrupts | 68 | | | | Operation | 69 | Clock Accuracy with Asynchronous Operation | 92 | | Operation During Sleep | 69 | Clock Sources | | | Port Configuration | | External Modes | | | Reference Voltage (VREF) | | EC | | | Result Formatting | | HS | | | Source Impedance | | LP | | | Starting an A/D Conversion | | OST | | | ADCON0 Register | | RC | 25 | | ADCON0 Register | | XT | | | | | Internal Modes | 25 | | ADRESH Register (ADFM = 0) | | Frequency Selection | 27 | | ADRESH Register (ADFM = 1) | | HFINTOSC | 25 | | ADRESL Register (ADFM = 0) | | INTOSC | 25 | | ADRESL Register (ADFM = 1) | | INTOSCIO | | | Analog Front-end (AFE) | | LFINTOSC | | | Power-On Reset | | Clock Switching | | | Analog Input Connection Considerations | 55 | CMCON0 Register | | | Analog-to-Digital Converter. See ADC | | CMCON1 Register | | | ANSEL Register | 34 | Code Examples | | | Assembler | | A/D Conversion | 70 | | MPASM Assembler | 140 | Assigning Prescaler to Timer0 | | | В | | Assigning Prescaler to WDT | | | | | Indirect Addressing | | | BAUDCTL Register | 94 | Initializing PORTA | | | Block Diagrams | | | | | ADC | 65 | Initializing PORTC | | | ADC Transfer Function | 74 | Saving Status and W Registers in RAM | | | Analog Input Model | 55, 74 | Ultra Low-Power Wake-up Initialization | | | Clock Source | 21 | Code Protection | | | Comparator 1 | 54 | Comparator | | | Comparator 2 | | C2OUT as T1 Gate | | | Comparator Modes | | Configurations | | | Crystal Operation | | Interrupts | | | EUSART Receive | | Operation | 53, 58 | | EUSART Transmit | | Operation During Sleep | 60 | | External RC Mode | | Response Time | 59 | | Fail-Safe Clock Monitor (FSCM) | | Synchronizing COUT w/Timer1 | 62 | | | | Comparator Module | | | In-Circuit Serial Programming Connections | | Associated registers | 64 | | Interrupt Logic | | Comparator Voltage Reference (CVREF) | | | MCLR Circuit | | Effects of a Reset | | | On-Chip Reset Circuit | | Response Time | | | PIC16F688 | | Specifications | | | RA1 Pins | | | 138 | | RA2 Pin | 38 | Comparators C2OUT as T1 Gate | 41 | | RA3 Pin | 39 | | | | RA4 Pin | 39 | Effects of a Reset | ο( | | Specifications | 159 | Transmission | 107 | |---------------------------------------------------------------------------|----------|---------------------------------------------|------------| | CONFIG Register | 111 | F | | | Configuration Bits | 110 | F | | | CPU Features | | Fail-Safe Clock Monitor | | | Customer Change Notification Service | | Fail-Safe Condition Clearing | | | Customer Notification Service | | Fail-Safe Detection | | | Customer Support | 199 | Fail-Safe Operation | | | D | | Reset or Wake-up from Sleep | | | | 77 | Firmware Instructions | | | Data EEPROM Memory | | Flash Program Memory | / / | | Associated RegistersReading | | Fuses. See Configuration Bits | | | Writing | | G | | | Data Memory | | General Purpose Register File | 7 | | DC and AC Characteristics | | • | | | Graphs and Tables | 163 | I | | | DC Characteristics | | I/O Ports | 33 | | Extended and Industrial | 149 | ID Locations | 126 | | Industrial and Extended | | In-Circuit Debugger | 127 | | Development Support | 139 | In-Circuit Serial Programming (ICSP) | | | Device Overview | 5 | Indirect Addressing, INDF and FSR Registers | | | F | | Instruction Format | | | E | | Instruction Set | | | EEADR Register | 78 | ADDLW | | | EEADR Registers | | ADDWF | | | EEADRH Registers | | ANDLW | | | EECON1 Register | | ANDWF | | | EECON2 Register | | MOVF | | | EEDAT Register | | BCF | | | EEDATH Register | | BSF<br>BTFSC | | | Electrical Specifications | 143 | BTFSS | | | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | 02 | CALL | | | Errata | | CLRF | | | EUSART | | CLRW | | | Associated Registers | | CLRWDT | | | Baud Rate Generator | 95 | COMF | | | Asynchronous Mode | | DECF | 132 | | 12-bit Break Transmit and Receive | | DECFSZ | 133 | | Associated Registers | | GOTO | 133 | | Receive | 91 | INCF | 133 | | Transmit | | INCFSZ | 133 | | Auto-Baud Overflow | 100 | IORLW | 133 | | Auto-Wake-up on Break | 100 | IORWF | 133 | | Baud Rate Generator (BRG) | 95 | MOVLW | | | Clock Accuracy | 92 | MOVWF | | | Receiver | | NOP | | | Setting up 9-bit Mode with Address Detec | | RETFIE | | | Transmitter | 85 | RETLW | | | Baud Rate Generator (BRG) | | RETURN | | | Auto Baud Rate Detect | | RLF | | | Baud Rate Error, Calculating | | RRF | | | Baud Rates, Asynchronous Modes | | SLEEP<br>SUBLW | | | Formulas | | SUBWF | | | High Baud Rate Select (BRGH Bit) | | SWAPF | | | Synchronous Master Mode | 103, 107 | XORLW | | | Associated Registers | 106 | XORWF | | | Receive Transmit | | Summary Table | | | Reception | | INTCON Register | | | Transmission | | Internal Oscillator Block | | | Synchronous Slave Mode | 103 | INTOSC | | | Associated Registers | | Specifications | . 154. 155 | | Receive | 108 | Internal Sampling Switch (Rss) Impedance | | | Transmit | | Internet Address | | | Reception | | Interrupts | | | ADC | 69 | ANSEL Register | 34 | |--------------------------------------|--------------|-------------------------------------------|--------| | Associated Registers | 121 | Interrupt-on-Change | | | Comparator | 59 | Ultra Low-Power Wake-up | | | Context Saving | | Weak Pull-up | | | Interrupt-on-Change | | Associated registers | | | PORTA Interrupt-on-Change | | Pin Descriptions and Diagrams | | | RA2/INT | | RA0 | | | | | | | | Timer0 | | RA1 | | | TMR1 | | RA2 | | | INTOSC Specifications | · | RA4 | | | IOCA Register | 35 | RA5 | | | • | | Specifications | 155 | | <u>L</u> | | PORTA Register | 33 | | Load Conditions | 152 | PORTC | 42 | | N.A. | | Associated registers | 44 | | М | | PA/PB/PC/PD.See Enhanced Universal Asynch | ronous | | MCLR | 113 | Receiver Transmitter (EUSART) | | | Internal | 113 | Specifications | | | | | PORTC Register | | | Data | | | | | Program | | Power-Down Mode (Sleep) | | | · · | | Power-up Timer (PWRT) | | | 199, 193, 140, 141, 13 | 39, 141, 140 | Specifications | | | 0 | | Precision Internal Oscillator Parameters | 155 | | | | Prescaler | | | OPCODE Field Descriptions | | Shared WDT/Timer0 | 46 | | OPTION Register | 14 | Switching Prescaler Assignment | | | OPTION_REG Register | | Program Memory | | | OSCCON Register | 10, 22 | Map and Stack | | | Oscillator | | · | | | Associated registers | 32 52 | Programming, Device Instructions | 129 | | Oscillator Module | | R | | | EC | | | 00 | | HFINTOSC | | RA3/MCLR/VPP | | | | | RCREG | | | HS | | RCSTA Register | 93 | | INTOSC | | Reader Response | 200 | | INTOSCIO | | Read-Modify-Write Operations | 129 | | LFINTOSC | 21 | Register | | | LP | 21 | RCREG Register | 99 | | RC | 21 | Registers | | | RCIO | 21 | ADCON0 (ADC Control 0) | 71 | | XT | 21 | ADCON1 (ADC Control 1) | | | Oscillator Parameters | 154 | ADRESH (ADC Result High) with ADFM = 0) | | | Oscillator Specifications | | | | | Oscillator Start-up Timer (OST) | | ADRESH (ADC Result High) with ADFM = 1) | | | | 457 | ADRESL (ADC Result Low) with ADFM = 0) | | | Specifications | 157 | ADRESL (ADC Result Low) with ADFM = 1) | | | Oscillator Switching | | ANSEL (Analog Select) | | | Fail-Safe Clock Monitor | | BAUDCTL (Baud Rate Control) | 94 | | Two-Speed Clock Start-up | 29 | CMCON0 (Comparator Control 0) | 61 | | OSCTUNE Register | 26 | CMCON1 (Comparator Control 1) | 62 | | P | | CONFIG (Configuration Word) | | | Υ | | EEADR (EEPROM Address) | | | Packaging | 185 | EECON1 (EEPROM Control 1) | | | Marking | | EEDAT (EEPROM Data) | | | PDIP Details | | , | | | PCL and PCLATH | | EEDATH (EEPROM Data High Byte) | | | Computed GOTO | | INTCON (Interrupt Control) | | | • | | IOCA (Interrupt-on-Change PORTA) | 35 | | Stack | | OPTION_REG (OPTION) | 14 | | PCON Register | | OPTION_REG (Option) | 47 | | PICSTART Plus Development Programmer | | OSCCON (Oscillator Control) | | | PIE1 Register | 16 | OSCTUNE (Oscillator Tuning) | | | Pin Diagram | | PCON (Power Control Register) | | | Pinout Description | | PCON (Power Control) | | | PIC16F688 | 6 | | | | PIR1 Register | | PIE1 (Peripheral Interrupt Enable 1) | | | PORTA | | PIR1 (Peripheral Interrupt Register 1) | | | Additional Pin Functions | | PORTA | | | AUUILIOHAI FIII FUHULIOHS | 34 | PORTC | 42 | | RCSTA (Receive Status and Control) | 93 | |---------------------------------------------|--------| | Reset Values | | | Reset Values (Special Registers) | 118 | | Special Function Register Map | | | Special Register Summary | | | STATUS | | | T1CON | | | TRISA (Tri-State PORTA) | | | TRISC (Tri-State PORTC) | | | TXSTA (Transmit Status and Control) | | | VRCON (Voltage Reference Control) | | | WDTCON (Watchdog Timer Control) | | | WPUA (Weak Pull-Up PORTA) | | | Reset | | | Revision History | 193 | | S | | | <u> </u> | 4.40 | | Software Simulator (MPLAB SIM) | | | SPBRG | | | SPBRGH | | | Special Function Registers | | | STATUS Register | 13 | | Т | | | • | | | T1CON Register | | | Thermal Considerations | | | Time-out Sequence | | | Timer0 | | | Associated Registers | | | External Clock | | | Interrupt | | | Operation | | | Specifications | | | T0CKI | | | Timer1 | | | Associated registers | | | Asynchronous Counter Mode | | | Reading and Writing | | | Interrupt | | | Modes of Operation | | | Operation During Sleep | | | Oscillator | | | Prescaler | | | Specifications | 158 | | Timer1 Gate | 40 | | Inverting Gate | | | Selecting Source | 49, 62 | | Synchronizing COUT w/Timer1 | | | TMR1H Register | | | TMR1L Register | 48 | | Timers | | | Timer1<br>T1CON | | | | 51 | | Timing Diagrams | 400 | | A/D Conversion (Class Made) | | | A/D Conversion (Sleep Mode) | | | Asynchronous Reception | | | Asynchronous Transmission (Reglets Reglet) | | | Asynchronous Transmission (Back to Back) | | | Auto Wake-up Bit (WUE) During Normal Operat | | | Auto Wake-up Bit (WUE) During Sleep | | | Automatic Baud Rate Calculator | | | Brown-out Reset (BOR) | | | Brown-out Reset Situations | | | CLKOUT and I/O | | | Clock Timing | 153 | | Comparator Output | 53 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | Fail-Safe Clock Monitor (FSCM) | 32 | | INT Pin Interrupt | | | Internal Oscillator Switch Timing | 28 | | Reset, WDT, OST and Power-up Timer | 156 | | Send Break Character Sequence | 102 | | Synchronous Reception (Master Mode, SREN) | 106 | | Synchronous Transmission | 104 | | Synchronous Transmission (Through TXEN) | | | Time-out Sequence | | | Case 3 | 116 | | Timer0 and Timer1 External Clock | 158 | | Timer1 Incrementing Edge | 50 | | Two Speed Start-up | 30 | | Wake-up from Interrupt | 126 | | Timing Parameter Symbology | 152 | | TRISA | 33 | | TRISA Register | | | TRISC Register | 42 | | Two-Speed Clock Start-up Mode | | | TXREG | | | TXSTA Register | | | BRGH Bit | 95 | | U | | | | | | <del>-</del> | 24 26 | | Ultra Low-Power Wake-up6 | , 34, 36 | | <del>-</del> | , 34, 36 | | Ultra Low-Power Wake-up6 | , 34, 36 | | Ultra Low-Power Wake-up6 Voltage Reference. See Comparator Voltage | , 34, 36 | | Ultra Low-Power Wake-up6 V Voltage Reference. See Comparator Voltage Reference (CVREF) | , 34, 36 | | Ultra Low-Power Wake-up | | | Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers | | | Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers | | | Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers | | | Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers | 64 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage | 64 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break | 64<br>100<br>125 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts | 64<br>100<br>125<br>123 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) | 64<br>100<br>125<br>123 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) Associated Registers Clock Source Modes | 64 100 125 123 124 123 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) Associated Registers Clock Source Modes Period | 64 100 125 123 123 123 123 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) Associated Registers Clock Source Modes | 64 100 125 123 123 123 123 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) Associated Registers Clock Source Modes Period | 64 100 125 123 123 123 157 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) Associated Registers Clock Source Modes Period Specifications WDTCON Register WPUA Register. | 64 100 125 123 123 123 157 . 9, 124 | | V Voltage Reference. See Comparator Voltage Reference (CVREF) Voltage References Associated registers VREF. SEE ADC Reference Voltage W Wake-up on Break Wake-up Using Interrupts Watchdog Timer (WDT) Associated Registers Clock Source Modes Period Specifications WDTCON Register | 100 125 123 123 123 123 157 . 9, 124 35 | #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com ### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | RE: | Technical Publications Manager Reader Response | Total Pages Sent | |------|------------------------------------------------|-----------------------------------------------------| | Fron | m: Name | | | | Company | | | | Address | | | | City / State / ZIP / Country | | | | Telephone: () | FAX: () | | Appl | lication (optional): | | | Wou | uld you like a reply?YN | | | Devi | ice: PIC16F688 Lit | erature Number: DS41203E | | Que | estions: | | | 1. \ | What are the best features of this docur | nent? | | - | | | | 2. I | How does this document meet your hard | dware and software development needs? | | - | | | | 2 1 | Do you find the examination of this does | ment convite follow? If not why? | | 3. I | Do you find the organization of this docu | ament easy to follow? If not, why? | | - | | | | 4. \ | What additions to the document do you | think would enhance the structure and subject? | | - | | | | 5. \ | What deletions from the document could | d be made without affecting the overall usefulness? | | - | | | | - | | | | 6. I | Is there any incorrect or misleading info | rmation (what and where)? | | - | | | | 7. I | How would you improve this document? | | | - | | | | _ | | | ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO.<br>Device | X /XX XXX<br>Temperature Package Pattern<br>Range | Examples: a) PIC16F688-E/P 301 = Extended Temp., PDIP package, 20 MHz, QTP pattern #301 | |--------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | | | b) PIC16F688-I/SO = Industrial Temp., SOIC package, 20 MHz. | | Device | PIC16F688, PIC16F688T <sup>(1)</sup><br>VDD range 2.0V to 5.5V | | | Temperature Range | I = -40°C to +85°C (Industrial)<br>E = -40°C to +125°C (Extended) | | | Package | ML = Quad Flat No Leads (QFN) P = Plastic DIP SL = 16-lead Small Outline (3.90 mm) ST = Thin Shrink Small Outline (4.4 mm) | | | Pattern | QTP, SQTP <sup>SM</sup> or ROM Code; Special Requirements (blank otherwise) | Note 1: T=In tape and reel TSSOP, SOIC and QFN packages only. | # WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca. IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 03/26/09